电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TSX88915TMRD/T100

产品描述PLL Based Clock Driver, 7 True Output(s), 1 Inverted Output(s), CMOS, CPGA29, CERAMIC, PGA-29
产品类别逻辑    逻辑   
文件大小168KB,共20页
制造商e2v technologies
下载文档 详细参数 全文预览

TSX88915TMRD/T100概述

PLL Based Clock Driver, 7 True Output(s), 1 Inverted Output(s), CMOS, CPGA29, CERAMIC, PGA-29

TSX88915TMRD/T100规格参数

参数名称属性值
厂商名称e2v technologies
零件包装代码PGA
包装说明PGA,
针数29
Reach Compliance Codecompliant
输入调节MUX
JESD-30 代码S-CPGA-P29
长度15.24 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
功能数量1
反相输出次数1
端子数量29
实输出次数7
最高工作温度125 °C
最低工作温度-55 °C
输出特性3-STATE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装形状SQUARE
封装形式GRID ARRAY
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.75 ns
座面最大高度4.117 mm
最大供电电压 (Vsup)5.25 V
最小供电电压 (Vsup)4.75 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
宽度15.24 mm
最小 fmax100 MHz

文档预览

下载PDF文档
TS88915T
LOW SKEW CMOS PLL CLOCK DRIVER
3-State 70 and 100 MHz Versions
DESCRIPTION
The TS88915T Clock Driver utilizes a phazed–locked loop
(PLL) technology to lock its low skew outputs’ frequency and
phase onto an input reference clock. It is designed to provide
clock distribution for high performance microprocessors such
as TS68040, TSPC603E,TSPC603P,TSPC603R, PCI bridge,
RAM’s, MMU’s...
MAIN FEATURES
H
Vcc = 5V

5 %
H
MILITARY TEMPERATURE RANGE
H
TS68040 FULL COMPATIBLE
H
FIVE LOW SKEW OUTPUTS
Five Outputs (Q0-Q4) with Output–to–Output skew < 500
ps each being phase end frequency locked to the SYNC
input.
H
ADDITIONAL OUTPUTS
Three additional outputs are available :
– The 2X_Q output runs twice the system ”Q” frequency.
– The Q/2 output runs at 1/2 the system ”Q” frequency.
– The Q5 output is inverted (180° phase shift).
H
TWO SELECTABLE CLOCK INPUTS
– Two selectable CLOCK inputs are available for test or
redundancy purposes.
– Test Mode pin (PLL_EN) provided for low frequency test-
ing.
– All outputs can go into high impedance (3-state) for board
test purpose.
H
INPUT FREQUENCY RANGE FROM 5MHz to 2X_Q
FMAX
H
THREE INPUT/OUTPUT RATIOS
Input/Output phase–locked frequency ratios of 1:2, 1:1 and
2:1 are available.
H
LOW PART-TO-PART SKEW
The phase variation from part–to–part between the SYNC
and FEEDBACK inputs is less than 550 ps (derived from the
t
PD
specification, which defines the part-to-part skew).
H
CMOS AND TTL COMPATIBLE
– All outputs can drive either CMOS or TTL inputs.
– All inputs are TTL-level compatible.
H
LOCK Indicator (LOCK) indicated a phase–locked
state.
R Suffix
PGA 29
Ceramic Pin grid array
W suffix
LDCC 28
Leaded Ceramic Chip Carrier
SCREENING / QUALITY
This product is manufactured :
H
based upon the generic flow of MIL–STD–883.
H
or according to TCS standard.
April 1999
1/20

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 212  2809  274  1149  1428  48  52  27  46  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved