电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDTQS74FCT2374CTQ

产品描述Bus Driver, FCT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20, QSOP-20
产品类别逻辑    逻辑   
文件大小57KB,共6页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDTQS74FCT2374CTQ概述

Bus Driver, FCT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20, QSOP-20

IDTQS74FCT2374CTQ规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QSOP
包装说明QSOP-20
针数20
Reach Compliance Codenot_compliant
系列FCT
JESD-30 代码R-PDSO-G20
JESD-609代码e0
长度8.65 mm
负载电容(CL)50 pF
逻辑集成电路类型BUS DRIVER
最大I(ol)0.012 A
湿度敏感等级1
位数8
功能数量1
端口数量2
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE WITH SERIES RESISTOR
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装等效代码SSOP20,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
电源5 V
Prop。Delay @ Nom-Sup5.2 ns
传播延迟(tpd)5.2 ns
认证状态Not Qualified
座面最大高度1.75 mm
最大供电电压 (Vsup)5.25 V
最小供电电压 (Vsup)4.75 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
触发器类型POSITIVE EDGE
宽度3.9116 mm

IDTQS74FCT2374CTQ文档预览

IDTQS74FCT2374T/AT/CT
HIGH-SPEED CMOS BUS INTERFACE 8-BIT REGISTER
INDUSTRIAL TEMPERATURE RANGE
HIGH-SPEED CMOS
BUS INTERFACE
8-BIT LATCH
FEATURES:
CMOS power levels: <7.5mW static
Undershoot clamp diodes on all inputs
True TTL input and output compatibility
Ground bounce controlled outputs
Reduced output swing of 0 to 3.5V
Built-in 25Ω series resistor outputs reduce reflection and other
system noise
Std., A, and C speed grades with 5.2ns t
PD
for C
I
OL
= 12mA
Available in SOIC and QSOP packages
IDTQS74FCT2374T/AT/CT
DESCRIPTION:
The IDTQS74FCT2374T is a high-speed CMOS TTL-compatible 8-bit
register with a buffered common clock and a buffered output enable control.
The IDTQS74FCT2374T has a 25Ω resistor output that is useful for driving
transmission lines and reducing system noise. The FCT2374 is a non-
inverting device. All inputs have clamp diodes for undershoot noise
suppression. All outputs have ground bounce suppression. Outputs will
not load an active bus when Vcc is removed from the device.
FUNCTIONAL BLOCK DIAGRAM
25
Dx
CP
OE
11
1
D
CP
Q
Ox
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
c
2001 Integrated Device Technology, Inc.
FEBRUARY 2001
DSC-5407/3
IDTQS74FCT2374T/AT/CT
HIGH-SPEED CMOS BUS INTERFACE 8-BIT REGISTER
INDUSTRIAL TEMPERATURE RANGE
PIN CONFIGURATION
ABSOLUTE MAXIMUM RATINGS
Symbol
V
TERM
Description
Terminal Voltage with Respect to GND
Storage Temperature
DC Output Current Max Sink Current/Pin
Input Diode Current, V
IN
< 0
Output Diode Current, V
OUT
< 0
(1)
Unit
V
°C
mA
mA
mA
FCTL
Max.
– 0.5 to +7
– 65 to +150
120
– 20
– 50
OE
O
0
D
0
D
1
O
1
O
2
D
2
D
3
O
3
GND
1
2
3
4
5
6
7
8
9
10
SOIC/ QSOP
TOP VIEW
20
19
18
17
16
SO20-2
SO20-8 15
14
13
12
11
V
CC
O
7
D
7
D
6
O
6
O
5
D
5
D
4
O
4
CP
T
STG
I
OUT
I
IK
I
OK
NOTE:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM
RATINGS may cause permanent damage to the device. This is a
stress rating only and functional operation of the device at these or
any other conditions above those indicated in the operational sections
of this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect reliability.
CAPACITANCE
(T
A
= +25
O
C, f = 1.0MHz)
Symbol
C
IN
C
OUT
Parameter
(1)
Input Capacitance
Output Capacitance
Conditions
V
IN
= 0V
V
OUT
= 0V
Typ.
4
8
Max.
Unit
pF
pF
FCT_2
NOTE:
1. This parameter is measured at characterization but not tested.
PIN DESCRIPTION
Pin Names
Dx
Ox
CP
OE
I/O
I
O
I
I
Description
Data Inputs
Data Outputs
Clock Input
3-State Output Enable (Active LOW)
(1)
Outputs
Ox
Z
Z
L
H
Z
Z
Function
Disable Outputs
Disable Outputs
Load Input Data
Enable Outputs
Load Input Data
Disable Outputs
FUNCTION TABLE
Inputs
OE
H
H
L
L
H
H
CP
L
H
D
X
X
X
L
H
L
H
Internal
Value Q
x
L
H
L
H
NOTE:
1. H = HIGH Voltage Level
L = LOW Voltage Level
X = Don’t Care
Z = High Impedance
= LOW-to-HIGH transition
2
IDTQS74FCT2374T/AT/CT
HIGH-SPEED CMOS BUS INTERFACE 8-BIT REGISTER
INDUSTRIAL TEMPERATURE RANGE
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
Industrial: T
A
= -40°C to +85°C, V
CC
= 5.0V ± 5%
Symbol
V
IH
V
IL
∆V
T
I
IH
I
IL
I
OZ
I
OR
V
IC
V
OH
V
OL
R
OUT
(3)
Parameter
Input HIGH Level
Input LOW Level
Input Hysteresis
Input HIGH Current
Input LOW Current
Off-State Output Current (Hi-Z)
Current Drive
Input Clamp Voltage
Output HIGH Voltage
Output LOW Voltage
Output Resistance
V
CC
= Max.
V
CC
= Min., V
OUT
= 2.0V
(2)
V
CC
= Min., I
IN
= –18mA, T
A
= 25
°
C
(2)
V
CC
= Min.
V
CC
= Min.
V
CC
= Min.
I
OH
= -15mA
I
OL
= 12mA
I
OL
= 12mA
0
V
IN
Vcc
50
2.4
20
–0.7
28
±5
–1.2
0.5
40
µA
mA
V
V
V
Test Conditions
Guaranteed Logic HIGH Level
Guaranteed Logic LOW Level
V
TLH
- V
THL
for all inputs
V
CC
= Max.
0
V
IN
< Vcc
Min.
2
Typ.
(1)
0.2
Max.
0.8
±5
Unit
V
V
V
µA
NOTES:
1. Typical values are at V
CC
= 5.0V, T
A
= 25°C.
2. This parameter is guaranteed but not tested.
3. R
OUT
is changing in mid-2002. See rear page for more information.
POWER SUPPLY CHARACTERISTICS
Following Conditions Apply Unless Otherwise Specified:
Industrial: T
A
= -40°C to +85°C, V
CC
= 5.0V ± 5%
Symbol
I
CC
Parameter
Quiescent Power Supply Current
Test Conditions
(1)
V
CC
= Max.
freq = 0
0V
V
IN
0.2V or
Vcc-0.2V
V
IN
Vcc
V
CC
= Max.
V
IN
= 3.4V
(2)
freq = 0
V
CC
= Max.
Outputs Open and Enabled
One Bit Toggling
50% Duty Cycle
Other inputs at GND or Vcc
(3,4)
Min.
Max.
1.5
Unit
mA
∆I
CC
Supply Current per Input TTL Inputs HIGH
2
mA
I
CCD
Supply Current per Input per MHz
0.25
mA/MHz
FCTL
NOTES:
1. For conditions shown as Min. or Max., use the appropriate values specified under DC Electrical Characteristics.
2. Per TLL driven input (V
IN
= 3.4V).
3. For flip-flops, I
CCD
is measured by switching one of the data input pins so that the output changes every clock cycle. This is a measurement of
device power consumption only and does not include power to drive load capacitance or tester capacitance.
4. I
C
= I
QUIESCENT
+ I
INPUTS
+ I
DYNAMIC
I
C
= I
CC
+
∆I
CC
D
H
N
T
+ I
CCD
(f
CP
/2 + f
i
N
i
)
I
CC
= Quiescent Current
∆I
CC
= Power Supply Current for a TTL High Input (V
IN
= 3.4V)
D
H
= Duty Cycle for TTL Inputs High
N
T
= Number of TTL Inputs at D
H
I
CCD
= Dynamic Current Caused by an Output Transition Pair (HLH or LHL)
f
CP
= Clock Frequency for Register Devices (Zero for Non-Register Devices)
f
i
= Input Frequency
N
i
= Number of Inputs at f
i
All currents are in milliamps and all frequencies are in megahertz.
3
IDTQS74FCT2374T/AT/CT
HIGH-SPEED CMOS BUS INTERFACE 8-BIT REGISTER
INDUSTRIAL TEMPERATURE RANGE
SWITCHING CHARACTERISTICS OVER OPERATING RANGE
(1)
74FCT2374T
Symbol
t
PHL
t
PLH
t
PZH
t
PZL
t
PHZ
t
PLZ
t
S
t
H
t
W
Parameter
(2)
Propagation Delay
CP to Ox
Output Enable Time
OE
to Yx
Output Disable Time
(3)
OE
to Yx
Data Setup Time, Dx to CP
Data hold Time, Dx to CP
Clock Pulse Width, HIGH or LOW
(3)
Min.
2
1.5
1.5
2
1.5
7
Max.
10
12.5
8
74FCT2374AT
Min.
2
1.5
1.5
2
1.5
5
Max.
6.5
6.5
5.5
74FCT2374CT
Min.
2
1.5
1.5
1.5
1
4
Max.
5.2
6.2
5
Unit
ns
ns
ns
ns
ns
ns
NOTES:
1. C
LOAD
= 50pF, R
LOAD
= 500Ω unless otherwise noted.
2. Minimums guaranteed but not tested.
3. This parameter is guaranteed by design but not tested.
4
IDTQS74FCT2374T/AT/CT
HIGH-SPEED CMOS BUS INTERFACE 8-BIT REGISTER
INDUSTRIAL TEMPERATURE RANGE
TEST CIRCUITS AND WAVEFORMS
TEST CIRCUITS FOR ALL OUTPUTS
V
CC
500
V
IN
Pulse
Generator
D.U.T.
50pF
R
T
C
L
500
V
OUT
7.0V
SWITCH POSITION
Test
Open Drain
Disable Low
Enable Low
All Other Tests
Open
FCTL
Switch
Closed
DEFINITIONS:
C
L
= Load capacitance: includes jig and probe capacitance.
R
T
= Termination resistance: should be equal to Z
OUT
of the Pulse
Generator.
FC TL lin k
SET-UP, HOLD, AND RELEASE TIMES
DATA
INPUT
t
SU
TIM ING
INPUT
ASYNCHRONOUS C ONTROL
PRES ET
CLEAR
ETC.
SYNCHRO NOUS CONTRO L
PRES ET
CLEAR
CLOCK ENABLE
ETC.
t
REM
t
H
3V
1.5V
0V
3V
1.5V
0V
3V
1.5V
0V
3V
1.5V
0V
FC TL lin k
PULSE WIDTH
LO W -HIGH-LOW
PULSE
t
W
HIGH-LOW -HIGH
PULSE
FC TL lin k
1.5V
1.5V
t
SU
t
H
PROPAGATION DELAY
SAM E PHASE
INPUT TRANSITION
t
PLH
OUTPUT
t
PLH
OPPOSITE P HASE
INPUT TRANSITION
t
PH L
t
PH L
3V
1.5V
0V
V
OH
1.5V
V
OL
3V
1.5V
0V
FC TL lin k
ENABLE AND DISABLE TIMES
ENAB LE
DISA BLE
3V
CO NTROL
INPUT
t
PZL
OUTPUT
NO RM A LLY
LO W
SW ITCH
CLOSE D
t
PZH
OUTPUT
NO RM A LLY
HIGH
SW ITCH
OPEN
3.5V
1.5V
0.3V
t
PHZ
0.3V
1.5V
0V
0V
FC TL lin k
1.5V
t
PLZ
0V
3.5V
V
OL
V
OH
NOTES:
1. Diagram shown for input Control Enable-LOW and input Control Disable-
HIGH
2. Pulse Generator for All Pulses: Rate
1.0MHz; t
F
2.5ns; t
R
2.5ns
5
【ST AMG SensorTile开发大赛 健身小管家】一次烂尾的提交
:surrender::surrender::surrender::surrender::surrender::surrender: ...
johnrey MEMS传感器
从这些知识点入手,学单片机就简单多了
本帖最后由 可乐zzZ 于 2021-6-25 13:35 编辑 自从CubeMX等图像配置软件的出现,同学们往往点几下鼠标就解决了单片机的配置问题。对于追求开发速度的业务场景下,使用快速配置软件是合理的, ......
可乐zzZ 单片机
LED点阵屏灰度控制
利用控制74HC595的EN是能点亮LED时间,以及红,绿,兰(R,G,B)三基色叠加原理控制 不知有没有感兴趣的朋友,大家一起做做~~~...
eeleader 工业自动化与控制
自行车码表设计
自行车码表设计...
cat3902982 瑞萨MCU/MPU
跟着dontium一起步入DLP世界
跟着doutium一起步入DLP世界 【步入DLP】 一、绪言 【步入DLP】 二、DPL3010硬件 【步入DLP】 三、、DLP 3010 EVM的软件 【步入DLP】四、DLP 3010 EVM的软件(二) ...
okhxyyo TI技术论坛
关于工频干扰,单片机解决方法
:) ...
3108009184 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1874  2709  2706  385  459  51  34  40  37  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved