电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT58V1MV36DF-10

产品描述Standard SRAM, 1MX36, 5ns, CMOS, PBGA165, 13 X 15 MM, MO-216, FBGA-165
产品类别存储    存储   
文件大小534KB,共34页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
下载文档 详细参数 全文预览

MT58V1MV36DF-10概述

Standard SRAM, 1MX36, 5ns, CMOS, PBGA165, 13 X 15 MM, MO-216, FBGA-165

MT58V1MV36DF-10规格参数

参数名称属性值
厂商名称Micron Technology
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A

文档预览

下载PDF文档
0.13µm Process
ADVANCE
36Mb: 2 MEG x 18, 1 MEG x 32/36
PIPELINED, DCD SYNCBURST SRAM
36Mb
SRAM
Features
SYNCBURST
MT58L2MY18D, MT58V2MV18D,
MT58L1MY32D, MT58V1MV32D,
MT58L1MY36D, MT58V1MV36D
3.3V V
DD
, 3.3V or 2.5V I/O; 2.5V V
DD
, 2.5V I/O
• Fast clock and OE# access times
• Single 3.3V ±5 percent or 2.5V ±5 percent power supply
• Separate 3.3V ±5 percent or 2.5V ±5 percent isolated
output buffer supply (V
DD
Q)
• SNOOZE MODE for reduced-power standby
• Common data inputs and data outputs
• Individual byte Write control and GLOBAL WRITE
• Three chip enables for simple depth expansion and
address pipelining
• Clock-controlled and registered addresses, data
I/Os, and control signals
• Internally self-timed WRITE cycle
• Automatic power-down
• Burst control (interleaved or linear burst)
Low capacitive bus loadin
g
Figure 1: 100-Pin TQFP
JEDEC-Standard MS-026 BHA (LQFP)
Options
• Timing (Access/Cycle/MHz)
3.1ns/5ns/200 MHz
3.5ns/6ns/166 MHz
4.2ns/7.5ns/133 MHz
5ns/10ns/100 MHz
• Configurations
3.3V V
DD
, 3.3V or 2.5V I/O
2 Meg x 18
1 Meg x 32
1 Meg x 36
2.5V V
DD
, 2.5V I/O
2 Meg x 18
1 Meg x 32
1 Meg x 36
• Packages
100-pin, 16mm x 22.1mm TQFP
165-ball, 13mm x 15mm FBGA
TQFP
Marking
-5
-6
-7.5
-10
Figure 2: 165-Ball FBGA
JEDEC-Standard MO-216 (Var. CAB-1)
MT58L2MY18D
MT58L1MY32D
MT58L1MY36D
MT58V2MV18D
MT58V1MV32D
MT58V1MV36D
T
F
1
Part Number Example:
MT58L1MY36DT-10
General Description
The Micron
®
SyncBurst
SRAM family employs
high-speed, low-power CMOS designs that are fabri-
cated using an advanced CMOS process.
Micron’s 36Mb SyncBurst SRAMs integrate a 2 Meg x
18, 1 Meg x 32, or 1 Meg x 36 SRAM core with advanced
synchronous peripheral circuitry and a 2-bit burst
counter. All synchronous inputs pass through registers
controlled by a positive-edge-triggered single-clock
input (CLK). The synchronous inputs include all
addresses, all data inputs, active LOW chip enable
• Operating Temperature Range
Commercial (0ºC
£
T
A
£
+70ºC
Industrial (-40ºC
£
T
A
£
+85ºC)
NOTE:
None
IT
2
1. A Part Marking Guide for the FBGA devices can be found on
Micron’s Web site—http://www.micron.com/numberguide.
2. Contact factory for availability of Industrial Temperature devices.
36Mb: 2 Meg x 18, 1 Meg x 32/36, Pipelined, DCD SyncBurst SRAM
MT58L2MY18D_16_B.fm - Rev. B, Pub. 1/03
1
©2003, Micron Technology Inc.
PRODUCTS
AND SPECIFICATIONS DISCUSSED HEREIN ARE FOR EVALUATION AND REFERENCE PURPOSES ONLY AND ARE SUBJECT TO CHANGE BY
MICRON WITHOUT NOTICE. PRODUCTS ARE ONLY WARRANTED BY MICRON TO MEET MICRON’S PRODUCTION DATA SHEET SPECIFICATIONS.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 138  842  2838  2101  409  3  17  58  43  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved