电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530MB1324M00BGR

产品描述LVPECL Output Clock Oscillator, 1324MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530MB1324M00BGR概述

LVPECL Output Clock Oscillator, 1324MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MB1324M00BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率1324 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
招聘嵌入式WindowsCE项目开发工程师
亿道电子经由广大的中外资嵌入式产业客户的委托和授权,对口定向培养一批嵌入式WindowsCE项目开发工程师,该批定向专业培养的人才经考核结业后直接对口输送到相关企业上岗就业从事嵌入式Windows ......
emdoor 嵌入式系统
Illegal grid period. Grid period must be greater than 0.
测试的代码: `timescale 1ps /1ps module clk_tst; reg clk = 0; initial #20 repeat(30) begin #20 clk = ~clk; end endmodule 开始仿真就会出现如下错误: Illegal gr ......
taketoyou11 FPGA/CPLD
心脏起搏器造型的烤面包机
这是一款模拟了心脏起搏器造型的烤面包机。只要将面包放入凹槽,然后将起搏设备压在面包上,“砰”,虽说面包不会被电流刺激得跳起来,但是烤好的香面包一定会让你虚弱的胃充满活力!由此可见, ......
xyh_521 创意市集
采样TVP534 1MA的工作电流问题
请教各位大侠,怎样采样TVP534 1MA的工作电流?...
宋宋 测试/测量
无所不能的网民,连诺基亚的手机电路图纸都可以弄到手
本帖最后由 paulhyde 于 2014-9-15 08:55 编辑 无所不能的网民,连诺基亚的手机电路图纸都可以弄到手,很不错的,很强大,增长见识,呵呵,有图有真相,哈哈 ...
江汉大学南瓜 电子竞赛
建军节
今天怎么没有看到什么大的动静啊,不过各个高校为十一开始做准备啦!...
gaoxiao 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2329  1076  570  383  2662  32  33  19  58  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved