电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72404L45P

产品描述FIFO, 64X5, 19ns, Asynchronous, CMOS, PDIP18, 0.300 INCH, PLASTIC, DIP-18
产品类别存储    存储   
文件大小96KB,共9页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT72404L45P概述

FIFO, 64X5, 19ns, Asynchronous, CMOS, PDIP18, 0.300 INCH, PLASTIC, DIP-18

IDT72404L45P规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码DIP
包装说明0.300 INCH, PLASTIC, DIP-18
针数18
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间19 ns
其他特性FALL THRU 30NS
最大时钟频率 (fCLK)45 MHz
周期时间22.22 ns
JESD-30 代码R-PDIP-T18
JESD-609代码e0
长度22.7965 mm
内存密度320 bit
内存集成电路类型OTHER FIFO
内存宽度5
功能数量1
端子数量18
字数64 words
字数代码64
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64X5
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP18,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源5 V
认证状态Not Qualified
座面最大高度4.191 mm
最大压摆率0.0875 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.62 mm

文档预览

下载PDF文档
CMOS PARALLEL FIFO
64 x 4-BIT AND 64 x 5-BIT
Integrated Device Technology, Inc.
IDT72401
IDT72402
IDT72403
IDT72404
FEATURES:
First-ln/First-Out Dual-Port memory
64 x 4 organization (IDT72401/03)
64 x 5 organization (IDT72402/04)
IDT72401/02 pin and functionally compatible with
MMI67401/02
RAM-based FIFO with low falI-through time
Low-power consumption
— Active: 175mW (typ.)
Maximum shift rate — 45MHz
High data output drive capability
Asynchronous and simultaneous read and write
Fully expandable by bit width
Fully expandable by word depth
IDT72403/04 have Output Enable pin to enable output
data
High-speed data communications applications
High-performance CMOS technology
Available in CERDIP, plastic DIP and SOIC
Military product compliant to MlL-STD-883, Class B
Standard Military Drawing #5962-86846 and
5962-89523 is listed on this function.
Industrial temperature range (–40°C to +85°C) is avail-
able, tested to military electrical specifications
DESCRIPTION:
The IDT72401 and IDT72403 are asynchronous high-
performance First-ln/First-Out memories organized 64 words
by 4 bits. The IDT72402 and IDT72404 are asynchronous
high-performance First-ln/First-Out memories organized as
64 words by 5 bits. The IDT72403 and IDT72404 also have an
Output Enable (
OE
) pin. The FlFOs accept 4-bit or 5-bit data
at the data input (D
0-D3, 4
). The stored data stack up on a first-
in/first-out basis.
A Shift Out (SO) signal causes the data at the next to last
word to be shifted to the output while all other data shifts down
one location in the stack. The Input Ready (IR) signal acts like
a flag to indicate when the input is ready for new data
(IR = HIGH) or to signal when the FIFO is full (IR = LOW). The
Input Ready signal can also be used to cascade multiple
devices together. The Output Ready (OR) signal is a flag to
indicate that the output remains valid data (OR = HIGH) or to
indicate that the FIFO is empty (OR = LOW). The Output
Ready can also be used to cascade multiple devices together.
Width expansion is accomplished by logically ANDing the
Input Ready (IR) and Output Ready (OR) signals to form
composite signals.
Depth expansion is accomplished by tying the data inputs
of one device to the data outputs of the previous device. The
Input Ready pin of the receiving device is connected to the
Shift Out pin of the sending device and the Output Ready pin
of the sending device is connected to the Shift In pin of the
receiving device.
Reading and writing operations are completely asynchro-
nous allowing the FIFO to be used as a buffer between two
digital machines of widely varying operating frequencies. The
45MHz speed makes these FlFOs ideal for high-speed
communication and controller applications.
Military grade product is manufactured in compliance with
the latest revision of MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
SI
IR
D
0-3
D
4
(IDT72402
and IDT72404)
MR
DATA
IN
INPUT
CONTROL
LOGIC
WRITE POINTER
WRITE MULTIPLEXER
Q
0-3
Q
4
(IDT72402 and
IDT72404)
OUTPUT
CONTROL
LOGIC
SO
OR
2747 drw 01
OUTPUT
ENABLE
OE (IDT72403 and
IDT72404)
MEMORY
ARRAY
DATA
OUT
MASTER
RESET
READ MULTIPLEXER
READ POINTER
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
FAST is a trademark of National Semiconductor, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391.
SEPTEMBER 1996
DSC-2747/7
5.01
1
我们射频工程师的爱情诗
282816 我在时域 你在频域 需要经过傅立叶变换 才能发现你的美丽 我把爱的语言调制到星座 通过伪随机序列 载波到到你的频率 并波束赋形到你的接收阵列矩阵 你说我的爱噪声太大 经 ......
john_wang 无线连接
【设计工具】赛灵思的功耗评估工具已经推出便携版本(IPhone Andriod)
赛灵思的功耗评估工具已经推出便携版本了。现已经支持IOS和Android平台的便携设备。都是免费的。具体下载地址如下。赛灵思功耗评估工具(便携版)-foriphone、ipadhttp://itunes.apple.com/us/a ......
ddllxxrr FPGA/CPLD
Cadence的EDA验证工具在SOC设计中的应用
在ASIC和SOC设计中,验证是极为重要的一环,Cadence公司的NC-Verilog仿真器(以及较早产品Verilog-XL)是用来仿真用Verilog语言写的数字逻辑电路。该仿真器在ASIC和SOC设计中有着比较广泛的应用 ......
mengzhong FPGA/CPLD
stm32在RAM中调试
在ram里调试发现用systick时,老是死在延时函数里,但是下载flash后,却没有问题,不知道是怎么一回事,不知哪位大侠清楚?...
rosicky stm32/stm8
【EEWORLD专题】SMIC与TSMC恩仇录
https://www.eeworld.com.cn/zhuanti/20091113foundry/20091113foundry.html 欢迎跟帖参与讨论。...
soso PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1011  2762  2387  2284  4  1  11  39  38  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved