电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TS83C51RC2-VCED

产品描述Microcontroller, 8-Bit, MROM, 8051 CPU, 60MHz, CMOS, PQFP44,
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小447KB,共74页
制造商Atmel (Microchip)
下载文档 详细参数 全文预览 文档解析

TS83C51RC2-VCED概述

Microcontroller, 8-Bit, MROM, 8051 CPU, 60MHz, CMOS, PQFP44,

TS83C51RC2-VCED规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Atmel (Microchip)
零件包装代码QFP
包装说明QFP, QFP44,.5SQ,32
针数44
Reach Compliance Codecompliant
位大小8
CPU系列8051
JESD-30 代码S-PQFP-G44
JESD-609代码e0
端子数量44
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码QFP44,.5SQ,32
封装形状SQUARE
封装形式FLATPACK
电源5 V
认证状态Not Qualified
RAM(字节)512
ROM(单词)32768
ROM可编程性MROM
速度60 MHz
最大压摆率39 mA
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD

文档解析

TS80C51RA2 是 TS80C51Rx2 系列中的高性能 8 位 CMOS 微控制器 ROMless 版本,兼容 80C51 架构,适用于需要外部程序存储的应用场景。该器件保留了 80C51 的核心特性,包括 256 字节内部 RAM、7 源 4 级中断系统、片上振荡器和三个 16 位定时器/计数器,并通过静态设计支持时钟频率降至直流以降低功耗。其扩展功能包括可编程计数器阵列(PCA)和硬件看门狗定时器,增强了系统灵活性和可靠性。 关键特性涵盖 256 字节扩展 RAM(XRAM),总计 512 字节数据存储空间,以及增强型 UART 支持多处理器通信和帧错误检测。X2 速度提升机制可将机器周期缩短至 6 个时钟周期,在 5V 电压下实现等效 60MHz 性能。中断结构提供 7 个可配置源,PCA 支持高速输出、比较/捕获、PWM 和看门狗功能,模块 4 可配置为看门狗定时器。 该器件支持低功耗模式,包括空闲模式(CPU 冻结,外设运行)和掉电模式(RAM 保留)。工作电压范围为 4.5-5V,温度覆盖商业级(0 至 70°C)和工业级(-40 至 85°C)。封装选项包括 PDIL40、PLCC44 和 VQFP44,ONCE 模式便于片上仿真和调试。

TS83C51RC2-VCED文档预览

TS80C51RA2/RD2
TS83C51RB2/RC2/RD2
TS87C51RB2/RC2/RD2
High Performance 8-bit Microcontrollers
1. Description
Atmel Wireless & Microcontrollers TS80C51Rx2 is high
performance CMOS ROM, OTP, EPROM and ROMless
versions of the 80C51 CMOS single chip 8-bit
microcontroller.
The TS80C51Rx2 retains all features of the 80C51 with
extended ROM/EPROM capacity (16/32/64 Kbytes), 256
bytes of internal RAM, a 7-source , 4-level interrupt
system, an on-chip oscilator and three timer/counters.
In addition, the TS80C51Rx2 has a Programmable
Counter Array, an XRAM of 256 or 768 bytes, a
Hardware Watchdog Timer, a more versatile serial
channel that facilitates multiprocessor communication
(EUART) and a X2 speed improvement mechanism.
The fully static design of the TS80C51Rx2 allows to
reduce system power consumption by bringing the clock
frequency down to any value, even DC, without loss of
data.
The TS80C51Rx2 has 2 software-selectable modes of
reduced activity for further reduction in power
consumption. In the idle mode the CPU is frozen while
the timers, the serial port and the interrupt system are still
operating. In the power-down mode the RAM is saved
and all other functions are inoperative.
2. Features
80C52 Compatible
8051 pin and instruction compatible
Four 8-bit I/O ports
Three 16-bit timer/counters
256 bytes scratchpad RAM
High-Speed Architecture
40 MHz @ 5V, 30MHz @ 3V
X2 Speed Improvement capability (6 clocks/
machine cycle)
30 MHz @ 5V, 20 MHz @ 3V (Equivalent to
60 MHz @ 5V, 40 MHz @ 3V)
Dual Data Pointer
Hardware Watchdog Timer (One-time enabled with
Reset-Out)
2 extra 8-bit I/O ports available on RD2 with high
pin count packages
Asynchronous port reset
Interrupt Structure with
7 Interrupt sources,
4 level priority interrupt system
Full duplex Enhanced UART
Framing error detection
Automatic address recognition
Low EMI (inhibit ALE)
On-chip ROM/EPROM (16K-bytes, 32K-bytes, 64K-
bytes)
Power Control modes
Idle mode
Power-down mode
Power-off Flag
Once mode (On-chip Emulation)
On-chip eXpanded RAM (XRAM) (256 or 768 bytes)
Programmable Clock Out and Up/Down Timer/
Counter 2
Programmable Counter Array with
High Speed Output,
Compare / Capture,
Pulse Width Modulator,
Watchdog Timer Capabilities
Power supply: 4.5-5V, 2.7-5.5V
Temperature ranges: Commercial (0 to 70
o
C) and
Industrial (-40 to 85
o
C)
Packages: PDIL40, PLCC44, VQFP44 1.4, CQPJ44
(window), CDIL40 (window), PLCC68, VQFP64
1.4, JLCC68 (window)
Rev. C - 06 March, 2001
1
TS80C51RA2/RD2
TS83C51RB2/RC2/RD2
TS87C51RB2/RC2/RD2
PDIL40
PLCC44
VQFP44 1.4
TS80C51RA2
TS80C51RD2
TS83C51RB2
TS83C51RC2
TS83C51RD2
TS87C51RB2
TS87C51RC2
TS87C51RD2
0
0
16k
32k
64k
0
0
0
0
0
0
0
0
16k
32k
64k
256
768
256
256
768
256
256
768
512
1024
512
512
1024
512
512
1024
32
32
32
32
32
32
32
32
ROM (bytes)
EPROM (bytes)
XRAM (bytes)
TOTAL RAM
(bytes)
I/O
PLCC68
ROM (bytes)
VQFP64 1.4
TS80C51RD2
TS83C51RD2
TS87C51RD2
0
64k
0
0
0
64k
768
768
768
EPROM (bytes)
XRAM (bytes)
TOTAL RAM
(bytes)
1024
1024
1024
I/O
48
48
48
3. Block Diagram
T2EX
P5
RxD
TxD
Vcc
Vss
PCA
ECI
T2
(1)
Watch
Dog
(3) (3)
XTAL1
XTAL2
ALE/ PROG
PSEN
CPU
EA/V
PP
RD
WR
(3)
(3)
Timer 0
Timer 1
INT
Ctrl
EUART
RAM
256x8
(1)
(1) (1)
ROM
/EPROM
0/16/32/64Kx8
XRAM
256/768x8
PCA
Timer2
C51
CORE
IB-bus
Parallel I/O Ports & Ext. Bus
Port 0 Port 1 Port 2 Port 3 Port 4 Port 5
(2)
(2)
(3) (3)
RESET
T0
T1
(3) (3)
P1
P2
P3
INT0
INT1
P0
P4
(1): Alternate function of Port 1
(2): Only available on high pin count packages
(3): Alternate function of Port 3
2
Rev. C - 06 March, 2001
TS80C51RA2/RD2
TS83C51RB2/RC2/RD2
TS87C51RB2/RC2/RD2
4. SFR Mapping
The Special Function Registers (SFRs) of the TS80C51Rx2 fall into the following categories:
C51 core registers: ACC, B, DPH, DPL, PSW, SP, AUXR1
I/O port registers: P0, P1, P2, P3, P4, P5
Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H
Serial I/O port registers: SADDR, SADEN, SBUF, SCON
Power and clock control registers: PCON
HDW Watchdog Timer Reset: WDTRST, WDTPRG
PCA registers: CL, CH, CCAPiL, CCAPiH, CCON, CMOD, CCAPMi
Interrupt system registers: IE, IP, IPH
Others: AUXR, CKCON
Table 1. All SFRs with their address and their reset value
Bit
addressable
0/8
1/9
CH
0000 0000
B
0000 0000
P5 bit
addressable
1111 1111
ACC
0000 0000
CCON
00X0 0000
PSW
0000 0000
T2CON
0000 0000
P4 bit
addressable
1111 1111
IP
X000 000
P3
1111 1111
IE
0000 0000
P2
1111 1111
SCON
0000 0000
P1
1111 1111
TCON
0000 0000
P0
1111 1111
0/8
TMOD
0000 0000
SP
0000 0111
1/9
TL0
0000 0000
DPL
0000 0000
2/A
TL1
0000 0000
DPH
0000 0000
3/B
4/C
5/D
6/E
TH0
0000 0000
TH1
0000 0000
AUXR
XXXXXX00
CKCON
XXXX XXX0
PCON
00X1 0000
7/F
SBUF
XXXX XXXX
SADDR
0000 0000
AUXR1
XXXX0XX0
WDTRST
XXXX XXXX
WDTPRG
XXXX X000
SADEN
0000 0000
IPH
X000 0000
T2MOD
XXXX XX00
RCAP2L
0000 0000
RCAP2H
0000 0000
TL2
0000 0000
TH2
0000 0000
P5 byte
addressable
1111 1111
CMOD
00XX X000
CCAPM0
X000 0000
CCAPM1
X000 0000
CCAPM2
X000 0000
CCAPM3
X000 0000
CCAPM4
X000 0000
CL
0000 0000
CCAP0L
XXXX XXXX
CCAP1L
XXXX XXXX
CCAPL2L
XXXX XXXX
CCAPL3L
XXXX XXXX
CCAPL4L
XXXX XXXX
2/A
CCAP0H
XXXX XXXX
3/B
CCAP1H
XXXX XXXX
Non Bit addressable
4/C
CCAPL2H
XXXX XXXX
5/D
CCAPL3H
XXXX XXXX
6/E
CCAPL4H
XXXX XXXX
7/F
F8h
F0h
E8h
E0h
D8h
D0h
C8h
C0h
B8h
B0h
A8h
A0h
98h
90h
88h
80h
FFh
F7h
EFh
E7h
DFh
D7h
CFh
C7h
BFh
B7h
AFh
A7h
9Fh
97h
8Fh
87h
reserved
Rev. C - 06 March, 2001
3
TS80C51RA2/RD2
TS83C51RB2/RC2/RD2
TS87C51RB2/RC2/RD2
5. Pin Configuration
P1.0 / T2
P1.1 / T2EX
P1.2
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
VCC
P0.0 / A0
VSS1/NIC*
P1.1/T2EX
P0.2/AD2
P0.3/AD3
39
38
37
36
35
34
33
32
31
30
29
P0.0/AD0
P0.1/AD1
P0.1 / A1
P0.2 / A2
P1.4
P1.3
P1.2
P0.3 / A3
P0.4 / A4
P0.5 / A5
P0.6 / A6
P0.7 / A7
EA/VPP
ALE/PROG
PSEN
P2.7 / A15
P2.6 / A14
P2.5 / A13
P2.4 / A12
P2.3 / A11
P2.2 / A10
P2.1 / A9
P2.0 / A8
P1.5
P1.6
P1.7
RST
P3.0/RxD
NIC*
P3.1/TxD
P3.2/INT0
P3.3/INT1
P3.4/T0
P3.5/T1
7
8
9
10
11
12
13
14
15
16
17
6
5
4
3
2
1
44 43 42 41 40
P0.4/AD4
P0.5/AD5
P0.6/AD6
P0.7/AD7
EA/VPP
NIC*
ALE/PROG
PSEN
P2.7/A15
P2.6/A14
P2.5/A13
P1.3
P1.4
P1.0/T2
P1.5
P1.6
P1.7
RST
P3.0/RxD
P3.1/TxD
PDIL/
CDIL40
P3.2/INT0
P3.3/INT1
P3.4/T0
P3.5/T1
P3.6/WR
P3.7/RD
XTAL2
XTAL1
VSS
PLCC/CQPJ 44
18 19 20 21 22 23 24 25 26 27 28
P3.6/WR
NIC*
P2.0/A8
XTAL2
XTAL1
P2.2/A10
P2.3/A11
P2.4/A12
P3.7/RD
P2.1/A9
VSS
VSS1/NIC*
P1.1/T2EX
P0.0/AD0
P0.1/AD1
P0.2/AD2
44 43
42 41 40
39
38 37 36 35 34
P1.5
P1.6
P1.7
RST
P3.0/RxD
NIC*
P3.1/TxD
P3.2/INT0
P3.3/INT1
P3.4/T0
P3.5/T1
1
2
3
4
5
6
7
8
9
10
11
33
32
31
30
29
28
27
26
25
24
23
P0.4/AD4
P0.5/AD5
P0.6/AD6
P0.7/AD7
EA/VPP
NIC*
ALE/PROG
PSEN
P2.7/A15
P2.6/A14
P2.5/A13
VQFP44 1.4
12 13 14 15 16 17 18 19 20 21 22
XTAL1
NIC*
P2.0/A8
XTAL2
P2.3/A11
P2.4/A12
P2.1/A9
VSS
P2.2/A10
P3.6/WR
P3.7/RD
*NIC: No Internal Connection
4
P0.3/AD3
P1.0/T2
VCC
P1.4
P1.3
P1.2
VCC
Rev. C - 06 March, 2001
TS80C51RA2/RD2
TS83C51RB2/RC2/RD2
TS87C51RB2/RC2/RD2
P0.4/AD4
P5.4
P5.3
P0.5/AD5
P0.6/AD6
NIC
P0.7/AD7
EA/VPP
NIC
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
ALE/PROG
9 8 7 6 5 4 3 2 1 68 67 66 65 64 63 62 61
P5.5
P0.3/AD3
P0.2/AD2
P5.6
P0.1/AD1
P0.0/AD0
P5.7
VCC
NIC
P1.0/T2
P4.0
P1.1/T2EX
P1.2
P1.3
P4.1
P1.4
P4.2
60
59
58
57
56
55
54
53
PLCC 68
52
51
50
49
48
47
46
45
44
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
P1.5
P1.6
P1.7
RST
NIC
NIC
NIC
P3.0/RxD
NIC
NIC
NIC
NIC
P3.1/TxD
P3.2/INT0
P3.3/INT1
P3.4/T0
P3.5/T1
P5.0
P2.4/A12
P2.3/A11
P4.7
P2.2/A10
P2.1/A9
P2.0/A8
P4.6
NIC
VSS
P4.5
XTAL1
XTAL2
P3.7/RD
P4.4
P3.6/WR
P4.3
P5.5
P0.3/AD3
P0.2/AD2
P5.6
P0.1/AD1
P0.0/AD0
P5.7
VCC
VSS
P1.0/T2
P4.0
P1.1/T2EX
P1.2
P1.3
P4.1
P1.4
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49
1
48
2
47
3
46
4
45
5
44
6
43
7
42
8
41
9
40
10
39
11
38
12
37
13
36
14
35
15
34
16
33
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
P0.4/AD4
P5.4
P5.3
P0.5/AD5
P0.6/AD6
P0.7/AD7
EA/VPP
NIC
ALE/PROG
PSEN
P2.7/A15
P2.6/A14
P5.2
P5.1
P2.5/A13
P5.0
PSEN
NIC
P2.7/A15
P2.6/A14
P5.2
P5.1
P2.5/A13
VQFP64 1.4
P2.4/A12
P2.3/A11
P4.7
P2.2/A10
P2.1/A9
P2.0/A8
P4.6
NIC
VSS
P4.5
XTAL1
XTAL2
P3.7/RD
P4.4
P3.6/WR
P4.3
NIC: No InternalConnection
Rev. C - 06 March, 2001
P4.2
P1.5
P1.6
P1.7
RST
NIC
NIC
NIC
P3.0/RxD
NIC
NIC
P3.1/TxD
P3.2/INT0
P3.3/INT1
P3.4/T0
P3.5/T1
5
【转贴】汽车与工业应用催生DSP+MCU合成控制器
DSP与MCU产品在应用之初,可谓是泾渭分明--DSP由于其出色的运行各种高密度算法的能力,被施用于需要大量数据处理的领域;而MCU则扮演着电子设备控制核心的角色,协调各系统和显示、键盘、传感器 ......
liede DSP 与 ARM 处理器
学习方法的疑惑
各位前辈,最近打算学习cortex A8 +LUNIX 请问大概的学习步骤是啥样的,有没有好的开发板推荐呢?请指教:)...
superdianzifans 嵌入式系统
【中科蓝讯AB32VG1 RISC-V板“碰上”RTT测评】三:ADC外设的使用
本帖最后由 数码小叶 于 2021-4-18 20:50 编辑 对于ADC,RT-Thread 提供了四个ADC 设备管理接口函数来访问 ADC 硬件 532145 看上去和之前的按键GPIO一样,这就得益于RT-Thread 提供了 ......
数码小叶 国产芯片交流
罗德与施瓦茨与三星世界上首个LTE-Advanced上行载波聚合的验证
罗德与施瓦茨公司的R&S CMW500测试仪又一次向世人展示了其不凡的无线测试能力:~o。日前,罗德与施瓦茨公司和三星公司通过在真实样机上成功验证载波聚合特性。据悉,用于测试的三星DUT是一部6.3 ......
phantom7 无线连接
各种警告处理汇总
第一种警告Following 4 pins have nothing,GND,orVCC driving datain port --changes to this connectivity may change fitting results 原因:第4 脚,空或接地或接上了电源 措施:有时候定义了 ......
eeleader FPGA/CPLD
【转】linux下搭建FTP服务器
*************FTP文件说明********************* 本FTP服务器软件包为vsftpd-2.3.4-1.fc14.i686.rpm FTP客户端软件包为ftp-0.17-51.fc12.i686.rpm 1、vsftpd不再由xinetd控制; 2、FTP使用p ......
azhiking Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2734  656  2039  950  635  58  3  30  59  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved