电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P030-2QN48

产品描述Field Programmable Gate Array, 768 CLBs, 30000 Gates, 350MHz, CMOS, 6 X 6 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, QFN-48
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共221页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3P030-2QN48概述

Field Programmable Gate Array, 768 CLBs, 30000 Gates, 350MHz, CMOS, 6 X 6 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, QFN-48

A3P030-2QN48规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microsemi
包装说明HQCCN,
Reach Compliance Codeunknown
最大时钟频率350 MHz
JESD-30 代码S-XQCC-N48
长度6 mm
可配置逻辑块数量768
等效关口数量30000
端子数量48
最高工作温度85 °C
最低工作温度
组织768 CLBS, 30000 GATES
封装主体材料UNSPECIFIED
封装代码HQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG
峰值回流温度(摄氏度)235
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式NO LEAD
端子节距0.4 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度6 mm

文档预览

下载PDF文档
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
想学习的工程师请看:大量免费开发板赠送!全套资料开源下载!
中国最大电子元器件零售商城(工程样片专卖)立创商城又一重大举措,推出大量免费开源的空白开发板赠送!全套资料全部开源提供下载。 立创商城此举旨在打造国内最大的开发板免费赠送基地,与 ......
yangmi88 嵌入式系统
AD采样的FPGA程序书写 Verilog代码
提供一段AD采样的FPGA程序 程序如下 Verilog源程序如下: //--------------------------------------------------------------------------- //-- 文件名 : Ad_Module.v ......
Aguilera 微控制器 MCU
数字电压表
1.实验任务   利用单片机AT89S51与ADC0809设计一个数字电压表,能够测量0-5V之间的直流电压值,四位数码显示,但要求使用的元器件数目最少。 2.电路原理图 http://www.diytd.com/upload ......
呱呱 DIY/开源硬件专区
ugui触摸屏问题求助
使用ucgui在对话框上建立了下拉列表和列表框,使用ucgui的触摸屏功能时,点击下拉列表可以获取焦点并展开下拉列表框,但是再用触摸笔点击下拉列表中的选项时,就没有响应了,请各位大神帮忙,谢 ......
ygrong_2008 实时操作系统RTOS
谈谈TTL和CMOS电平(转贴)
谈谈TTL和CMOS电平(转贴) TTL——Transistor-Transistor Logic HTTL——High-speed TTL LTTL——Low-power TTL STTL——Schottky TTL LSTTL——Low-power Schottky TTL ASTTL ......
黑衣人 电源技术
开关稳压器设计的PCB设计布局布线
  开关模式电源用于将一个电压转换为另一个电压。这种电源的效率通常很高,因此,在许多应用中,它取代了线性稳压器。   开关频率与开关转换   开关模式电源以一定的开关频率工 ......
ESD技术咨询 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2445  915  2861  1991  560  36  15  59  18  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved