电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY62128VLL-70SCT

产品描述Standard SRAM, 128KX8, 70ns, CMOS, PDSO32, 0.450 INCH, SOIC-32
产品类别存储    存储   
文件大小177KB,共12页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY62128VLL-70SCT概述

Standard SRAM, 128KX8, 70ns, CMOS, PDSO32, 0.450 INCH, SOIC-32

CY62128VLL-70SCT规格参数

参数名称属性值
零件包装代码SOIC
包装说明SOP,
针数32
Reach Compliance Codeunknow
ECCN代码EAR99
最长访问时间70 ns
其他特性AUTOMATIC POWER-DOWN
JESD-30 代码R-PDSO-G32
长度20.447 mm
内存密度1048576 bi
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端口数量1
端子数量32
字数131072 words
字数代码128000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX8
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度2.9972 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
宽度11.303 mm
Base Number Matches1

文档预览

下载PDF文档
amily
CY62128V Family
128K x 8 Static RAM
Features
• Low voltage range:
— 2.7V–3.6V (CY62128V)
— 2.3V–2.7V (CY62128V25)
— 1.6V–2.0V (CY62128V18)
Low active power and standby power
Easy memory expansion with CE and OE features
TTL-compatible inputs and outputs
Automatic power-down when deselected
CMOS for optimum speed/power
LOW Output Enable (OE) and three-state drivers. These de-
vices have an automatic power-down feature, reducing the
power consumption by over 99% when deselected. The
CY62128V family is available in the standard 450-mil-wide
SOIC, 32-lead TSOP-I, and STSOP packages.
Writing to the device is accomplished by taking Chip Enable
one (CE
1
) and Write Enable (WE) inputs LOW and the Chip
Enable two (CE
2
) input HIGH. Data on the eight I/O pins (I/O
0
through I/O
7
) is then written into the location specified on the
address pins (A
0
through A
16
).
Reading from the device is accomplished by taking Chip En-
able one (CE
1
) and Output Enable (OE) LOW while forcing
Write Enable (WE) and Chip Enable two (CE
2
) HIGH. Under
these conditions, the contents of the memory location speci-
fied by the address pins will appear on the I/O pins.
The eight input/output pins (I/O
0
through I/O
7
) are placed in a
high-impedance state when the device is deselected (CE
1
HIGH or CE
2
LOW), the outputs are disabled (OE HIGH), or
during a write operation (CE
1
LOW, CE
2
HIGH, and WE LOW).
Functional Description
The CY62128V family is composed of three high-performance
CMOS static RAMs organized as 131,072 words by 8 bits.
Easy memory expansion is provided by an active LOW Chip
Enable (CE
1
), an active HIGH Chip Enable (CE
2
), an active
Logic Block Diagram
Pin Configurations
Top View
SOIC
NC
A
16
A
14
A
12
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
I/O
0
I/O
1
I/O
2
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
V
CC
A
15
CE
2
WE
A
13
A
8
A
9
A
11
OE
A
10
CE
1
I/O
7
I/O
6
I/O
5
I/O
4
I/O
3
INPUT BUFFER
I/O
0
I/O
1
A
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
ROW DECODER
SENSE AMPS
I/O
2
I/O
3
I/O
4
I/O
5
512x 256x 8
ARRAY
62128V-2
CE
1
CE
2
WE
OE
COLUMN
DECODER
POWER
DOWN
I/O
6
I/O
7
A
9
A
10
A
11
A
12
A
13
A
14
A
15
A
16
62128V-1
A
4
A
5
A
6
A
7
A
12
A
14
A
16
NC
V
CC
A
15
CE
2
WE
A
13
A
8
A
9
A
11
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
TSOP I
Reverse Pinout
Top View
(not to scale)
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
A
3
A
2
A
1
A
0
I/O
0
I/O
1
I/O
2
GND
I/O
3
I/O
4
I/O
5
I/O
6
I/O
7
CE
1
A
10
OE
62128V-3
A
11
A
9
A
8
A
13
WE
CE
2
A
15
V
CC
NC
A
16
A
14
A
12
A
7
A
6
A
5
A
4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
TSOP I / STSOP
Top View
(not to scale)
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
OE
A
10
CE
1
I/O
7
I/O
6
I/O
5
I/O
4
I/O
3
GND
I/O
2
I/O
1
I/O
0
A
0
A
1
A
2
A
3
62128V-4
Cypress Semiconductor Corporation
3901 North First Street
San Jose
CA 95134
408-943-2600
March 27, 2000

CY62128VLL-70SCT相似产品对比

CY62128VLL-70SCT CY62128VLL-70ZCT CY62128VL-70ZCT CY62128VL-70SCT
描述 Standard SRAM, 128KX8, 70ns, CMOS, PDSO32, 0.450 INCH, SOIC-32 Standard SRAM, 128KX8, 70ns, CMOS, PDSO32, TSOP1-32 Standard SRAM, 128KX8, 70ns, CMOS, PDSO32, TSOP1-32 Standard SRAM, 128KX8, 70ns, CMOS, PDSO32, 0.450 INCH, SOIC-32
零件包装代码 SOIC TSOP1 TSOP1 SOIC
包装说明 SOP, TSOP1, TSOP1, 0.450 INCH, SOIC-32
针数 32 32 32 32
Reach Compliance Code unknow unknow unknow not_compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99
最长访问时间 70 ns 70 ns 70 ns 70 ns
其他特性 AUTOMATIC POWER-DOWN AUTOMATIC POWER-DOWN AUTOMATIC POWER-DOWN AUTOMATIC POWER-DOWN
JESD-30 代码 R-PDSO-G32 R-PDSO-G32 R-PDSO-G32 R-PDSO-G32
长度 20.447 mm 18.4 mm 18.4 mm 20.447 mm
内存密度 1048576 bi 1048576 bi 1048576 bi 1048576 bit
内存集成电路类型 STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM
内存宽度 8 8 8 8
功能数量 1 1 1 1
端口数量 1 1 1 1
端子数量 32 32 32 32
字数 131072 words 131072 words 131072 words 131072 words
字数代码 128000 128000 128000 128000
工作模式 ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C 70 °C
组织 128KX8 128KX8 128KX8 128KX8
输出特性 3-STATE 3-STATE 3-STATE 3-STATE
可输出 YES YES YES YES
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP TSOP1 TSOP1 SOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 2.9972 mm 1.2 mm 1.2 mm 2.9972 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V
标称供电电压 (Vsup) 3 V 3 V 3 V 3 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 1.27 mm 0.5 mm 0.5 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL
宽度 11.303 mm 8 mm 8 mm 11.303 mm
Base Number Matches 1 1 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 759  73  523  1300  2587  21  45  52  15  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved