电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TSPC750AMGU10LH

产品描述RISC Microprocessor, 32-Bit, 233MHz, CMOS, CBGA360, 25 X 25 MM, 3.20 MM HEIGHT, 1.27 MM PITCH, CERAMIC, BGA-360
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小679KB,共44页
制造商Atmel (Microchip)
下载文档 详细参数 全文预览 文档解析

TSPC750AMGU10LH概述

RISC Microprocessor, 32-Bit, 233MHz, CMOS, CBGA360, 25 X 25 MM, 3.20 MM HEIGHT, 1.27 MM PITCH, CERAMIC, BGA-360

TSPC750AMGU10LH规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Atmel (Microchip)
零件包装代码BGA
包装说明BGA,
针数360
Reach Compliance Codecompliant
ECCN代码3A001.A.2.C
地址总线宽度32
位大小32
边界扫描YES
最大时钟频率83.3 MHz
外部数据总线宽度64
格式FLOATING POINT
集成缓存YES
JESD-30 代码S-CBGA-B360
长度25 mm
低功率模式YES
湿度敏感等级1
端子数量360
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)225
认证状态Not Qualified
座面最大高度3.2 mm
速度233 MHz
最大供电电压2.7 V
最小供电电压2.5 V
标称供电电压2.6 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度25 mm
uPs/uCs/外围集成电路类型MICROPROCESSOR, RISC

文档解析

这份文档是关于TSPC750A/740A微处理器家族的详细技术手册,包含了大量的技术信息。以下是一些值得关注的要点:

  1. 微处理器架构:文档描述了基于PowerPC Reduced Instruction Set Computer (RISC) 架构的TSPC750A和TSPC740A微处理器,它们是低功耗实现。

  2. 性能指标:提供了SPECint95和SPECfp95的基准测试结果,以及MIPS性能指标。

  3. 时钟和频率:描述了处理器的内部时钟频率(fint max = 266MHz,fbus max = 83.3MHz)和可选择的总线时钟(CPU总线分频器高达8x)。

  4. 功耗管理:包括Nap、Doze和Sleep模式,以及动态功耗管理功能,用于节能。

  5. 缓存系统:具有32KB指令和数据缓存,以及TSPC750A特有的专用L2缓存接口。

  6. 执行单元:拥有六个独立的执行单元和两个寄存器文件。

  7. 系统兼容性:与PowerPC 603™和PowerPC 604™家族软件和总线兼容,且完全符合JTAG标准。

  8. 物理特性:包括芯片的尺寸、晶体管数量、逻辑设计、封装类型和引脚分配。

  9. 内存管理单元(MMU):支持虚拟内存和物理内存的详细规格。

  10. 测试性和可靠性:包括LSSD扫描设计和JTAG接口,以及集成的热管理辅助单元。

  11. 电气特性:提供了输入/输出电压规格、功耗数据和时钟AC规格。

  12. 热特性:提供了热管理信息,包括热传感器规格和散热片选择指南。

  13. 封装选项:文档提到了不同的封装类型,包括CBGA(陶瓷球栅阵列)和CI-CBGA(带焊柱插层的陶瓷球栅阵列)。

  14. 绝对最大额定值:提供了电压和温度等不应超出的最大值,以避免对设备造成永久性损坏。

  15. 推荐工作条件:提供了电压和温度等推荐的运行条件。

  16. 订购信息:提供了如何根据需要订购不同版本的微处理器的信息。

TSPC750AMGU10LH文档预览

Features
12.4 SPECint95, 8.4 SPECfp95 at 266 MHz (TSPC750A) with 1 MB L2 at 133 MHz
11.5 SPECint95, 6.9 SPECfp95 at 266 MHz (TSPC740A)
488 MIPS at 266 MHz
Selectable Bus Clock (11 CPU Bus Dividers up to 8x)
P
D
Typical 4.2 W at 200 MHz, Full Operating Conditions
Nap, Doze and Sleep Modes for Power Savings
Superscalar (3 Instructions per Clock Cycle)
4-GByte Direct Addressing Range
64-bit Data and 32-bit Address Bus Interface
32 KB Instruction and Data Cache
Six Independent Execution Units and Two Register Files
Write-back and Write-through Operations
f
int
max = 266 MHz
f
bus
max = 83.3 MHz
Compatible CMOS Input / TTL Output
Description
The TSPC750A and TSPC740A microprocessor (after named 750A/740A) are low-
power implementations of the PowerPC Reduced Instruction Set Computer (RISC)
architecture.
The 750A/740A microprocessors’ designs are superscalar, capable of issuing three
instructions per clock cycle into six independent execution units.
The 740A/750A microprocessors use a 2.6/3.3V CMOS process technology and
maintain full interface compatibility with TTL devices.
The 750A/740A provide four software controllable power-saving modes and a thermal
assist unit management.
The 750A/740A microprocessors have separate 32K byte, physically-addressed
instruction and data caches and differ only in that the 750A features a dedicated L2
cache interface with L2 on-chip tags.
Both are software and bus-compatible with the PowerPC 603
and PowerPC 604
families, and are fully JTAG compliant.
The TSPC740A microprocessor is pin compatible with the TSPC603e family.
PowerPC
750A/740A RISC
Microprocessor
Family PID8t-
750A/740A
Specification
TSPC750A/740A
G suffix
CBGA255 and CBGA360
Ceramic Ball Grid Array
GS suffix
CI-CBGA255 and CI-CBGA360
Ceramic Ball Grid Array
with Solder Column Interposer (SCI)
Rev. 2128A–HIREL–01/02
1
Screening
This product is manufactured in full compliance with:
CBGA upscreenings based upon ATMEL-Grenoble standards
Full military temperature range (Tc = -55°C,+125°C)
Industrial temperature range (Tc = -40°C, +110°C)
CI-CGA versions of TSPC740A and TSPC750A (planned)
The TSPC750A is targeted for low power systems and supports the following power
management features — doze, nap, sleep, and dynamic power management. The
TSPC750A consists of a processor core and an internal L2 Tag combined with a dedi-
cated L2 cache interface and a 60x bus.
Simplified Block
Diagram
Figure 1.
TSPC750A Block Diagram
Instruction Fetch
Branch Unit
Contr l Unit
o
Completion
32K ICache
System Unit
Dispatch
BHT/BTIC
GPRs
FXU1
FXU2
Rename
Buffers
LSU
FPRs
Rename
Buffers
FPU
32K DCache
L2 Tags
L2 Cache
BIU
60x BIU
2
TSPC750A/740A
2128A–HIREL–01/02
TSPC750A/740A
General Parameters
Technology
Die Size
Transistor Count
Logic Design
Packages L2
The general parameters of the 750A/740A are the following:
0.29 mm CMOS, five-layer metal
7.56 mm x 8.79 mm (67 mm
2
)
6.35 million
Fully-static
740A: Surface mount 255 ceramic ball grid array (CBGA) and column interposer ceramic grid
array CI-CGA without L2interface
750A: Surface mount 360 ceramic ball grid array (CBGA) and column interposer ceramic grid
array CI-CGA with L2 interface
Core Power Supply
I/O Power Supply
2.6V ± 100 mV
3.3V ± 5% V
DC
Except L2 cache interface that is not supported by the PowerPC version, the major fea-
tures implemented in the PowerPC 750A architecture are as follows:
Internal L2 cache controller and 4K-entry tags; external data SRAMs
256K, 512K, and 1-Mbyte 2-way set associative L2 cache support
Copy-back or write-through data cache (on a page basis, or for all L2)
64-byte (256K/512K) and 128-byte (1-Mbyte) sectored line size
Supports flow-through (reg-buf) synchronous burst SRAMs, pipelined (reg-reg)
synchronous burst SRAMs, and pipelined (reg-reg) late-write synchronous burst
SRAMs
Core-to-L2 frequency divisors of
÷1, ÷1.5, ÷2, ÷2.5,
and
÷3
supported
Four instructions fetched per clock
One branch processed per cycle (plus resolving 2 speculations)
Up to 1 speculative stream in execution, 1 additional speculative stream in fetch
512-entry branch history table (BHT) for dynamic prediction
64-entry, 4-way set associative branch target instruction cache (BTIC) to minimize
branch delay slots
Full hardware detection of dependencies (resolved in the execution units)
Dispatch two instructions to six independent units (system, branch, load/store, fixed-
point unit 1, fixed-point unit 2, or floating-point)
Serialization control (predispatch, postdispatch, execution serialization)
One cycle load or store cache access (byte, half-word, word, double-word)
Effective address generation
Hits under misses (one outstanding miss)
Single-cycle misaligned access within double word boundary
Alignment, zero padding, sign extend for integer register file
Floating-point internal format conversion (alignment, normalization)
Sequencing for load/store multiples and string operations
Store gathering
Cache and TLB instructions
Features
Level 2 (L2) Cache Interface
(not implemented on
TSPC740A)
Branch Processing Unit
Dispatch Unit
Load/Store Unit
3
2128A–HIREL–01/02
Fixed-point Units
Bus Interface
Big- and little-endian byte addressing supported
Misaligned little-endian support in hardware
Fixed-point unit 1 (FXU1)-multiply, divide, shift, rotate, arithmetic, logical
Fixed-point unit 2 (FXU2)-shift, rotate, arithmetic, logical
Single-cycle arithmetic, shift, rotate, logical
Multiply and divide support (multi-cycle)
Early out multiply
Compatible with 60x processor interface
32-bit address bus
64-bit data bus
Bus-to-core frequency multipliers of 3x, 3.5x, 4x, 4.5x, 5x, 5.5x, 6x, 6.5x, 7x, 7.5x,
8x supported
Register file access
Forwarding control
Partial instruction decode
Support for IEEE-754 standard single- and double-precision floating-point arithmetic
3 cycle latency, 1 cycle throughput, single-precision multiply-add
3 cycle latency, 1 cycle throughput, double-precision add
4 cycle latency, 2 cycle throughput, double-precision multiply-add
Hardware support for divide
Hardware support for denormalized numbers
Time deterministic non-IEEE mode
Executes CR logical instructions and miscellaneous system instructions
Special register transfer instructions
32K, 32-byte line, 8-way set associative instruction cache
32K, 32-byte line, 8-way set associative data cache
Single-cycle cache access
Pseudo-LRU replacement
Copy-back or write-through data cache (on a page per page basis)
Supports all PowerPC memory coherency modes
Non-blocking instruction and data cache (one outstanding miss under hits)
No snooping of instruction cache
128 entry, 2-way set associative instruction TLB
128 entry, 2-way set associative data TLB
Hardware reload for TLBs
4 instruction BATs and 4 data BATs
Virtual memory support for up to 4 hexabytes (2
52
) of virtual memory
Real memory support for up to 4 gigabytes (2
32
) of physical memory
Decode
Floating-point Unit
System Unit
Cache Structure
Memory Management Unit
4
TSPC750A/740A
2128A–HIREL–01/02
TSPC750A/740A
Testability
Integrated Power
Management
Integrated Thermal
Management Assist Unit
Reliability and Serviceability
LSSD scan design
JTAG interface
Low-power 2.6/3.3V design
Three static power saving modes: doze, nap, and sleep
Automatic dynamic power reduction when internal functional units are idle
On-chip thermal sensor and control logic
Thermal Management Interrupt for software regulation of junction temperature.
Parity checking on 60x and L2 cache buses
Pin Assignments
TSPC740A Package
The pinout of the TSPC740A, 255 CBGA and CI-CGA packages as viewed from the top
surface.
5
2128A–HIREL–01/02
电子称如何设计?
本帖最后由 paulhyde 于 2014-9-15 09:21 编辑 有没有高手帮一下,电子称如何做? 我这有音频的资料! ...
guoguizhi123 电子竞赛
Service本地服务通信的问题
本帖最后由 chenbingjy 于 2015-9-24 19:33 编辑 我在学习安卓,看书,第七章:服务与消息广播 本地服务通信。 新建了一个项目,布局文件里添加了三个按钮,一个启动Service,一个停 ......
chenbingjy Linux开发
wince下evc编程,如何实现wince的自动关机或重启?
应该用那个函数?...
jinzling 嵌入式系统
DSP上实现视频算法的几个基础
DSP上实现 视频算法 , 总的来说起码要有几个过程: 1 PC“源代码出真知” 图像算法熟悉, VC环境很熟悉(一般PC调试环境),之后就是看代码,这个过程非常的痛苦。但算法 ......
Aguilera DSP 与 ARM 处理器
诚聘嵌入式高级软件开发工程师
猎头职位【广州】 岗位职责: 1、负责LoRa网关Linux嵌入式软件开发; 2、负责部分LoRa应用产品开发; 3、负责产品需求分析,参与软件架构设计及优化 4、负责根据项目需求添加新的功能;解决 ......
ff318421749 求职招聘
直接数字合成电路在雷达信号设计中的应用
1 引 言 随着科学技术的发展,雷达对信号的要求越来越高。雷达信号必须具有频率捷变、波形参数捷变和自适应跳频的能力。传统的模拟方法只能产生单一的雷达信号,而利用直接数字合成(DDS)是 ......
feifei 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1297  895  1972  1958  1385  1  35  5  31  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved