电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT8209ACY31-25E-156.123456

产品描述LVCMOS Output Clock Oscillator, 156.123456MHz Nom,
产品类别无源元件    振荡器   
文件大小647KB,共15页
制造商SiTime
下载文档 详细参数 全文预览

SIT8209ACY31-25E-156.123456概述

LVCMOS Output Clock Oscillator, 156.123456MHz Nom,

SIT8209ACY31-25E-156.123456规格参数

参数名称属性值
厂商名称SiTime
Reach Compliance Codecompliant
其他特性ENABLE/DISABLE FUNCTION; ALSO COMPATIBLE WITH LVTTL OUTPUT; BULK
最长下降时间2 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
安装特点SURFACE MOUNT
标称工作频率156.123456 MHz
最高工作温度70 °C
最低工作温度-20 °C
振荡器类型LVCMOS
输出负载15 pF
物理尺寸5.0mm x 3.2mm x 0.75mm
最长上升时间2 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)

文档预览

下载PDF文档
SiT8209
Ultra-Performance Oscillator
Features
Any frequency between 80.000001 and 220 MHz accurate to
6 decimal places
100% pin-to-pin drop-in replacement to quartz-based oscillators
Ultra-low phase jitter: 0.5 ps (12 kHz to 20 MHz)
Frequency stability as low as ±10 PPM
Industrial or extended commercial temperature range
LVCMOS/LVTTL compatible output
Standard 4-pin packages: 2.5 x 2.0, 3.2 x 2.5, 5.0 x 3.2,
7.0 x 5.0 mm x mm
Outstanding silicon reliability of 2 FIT or 500 million hour MTBF
Pb-free, RoHS and REACH compliant
Ultra-short lead time
Applications
SATA, SAS, Ethernet, 10-Gigabit Ethernet, SONET, PCI
Express, video, Wireless
Computing, storage, networking, telecom, industrial control
Table 1. Electrical Characteristics
Parameter
Output Frequency Range
Frequency Stability
Symbol
f
F_stab
[1]
Min.
80.000001
-10
-20
-25
-50
Typ.
1.8
2.5
2.8
3.3
34
30
1.2
100
7
1.5
2
0.5
Max.
220
+10
+20
+25
+50
+70
+85
1.89
2.75
3.08
3.63
36
33
31
30
70
10
55
60
2
10%
30%
250
10
115
10
2
3
1
+1.5
+5
Unit
MHz
PPM
PPM
PPM
PPM
°C
°C
V
V
V
V
mA
mA
mA
mA
µA
µA
%
%
ns
Vdd
Vdd
Vdd
Vdd
kΩ
MΩ
ms
ns
ms
ps
ps
ps
PPM
PPM
Pin 1, OE or
ST
Pin 1, OE or
ST
Extended Commercial
Industrial
Condition
Inclusive of Initial tolerance at 25 °C, and variations over
operating temperature, rated power supply voltage and load
Operating Temperature Range
Supply Voltage
T_use
Vdd
-20
-40
1.71
2.25
2.52
2.97
Supply voltages between 2.5V and 3.3V can be supported.
Contact
SiTime
for guaranteed performance specs for supply
voltages not specified in this table.
Current Consumption
OE Disable Current
Idd
I_OD
No load condition, f = 100 MHz, Vdd = 2.5V, 2.8V or 3.3V
No load condition, f = 100 MHz, Vdd = 1.8V
Vdd = 2.5V, 2.8V or 3.3V, OE = GND, output is Weakly Pulled
Down
Vdd = 1.8 V. OE = GND, output is Weakly Pulled Down
Vdd = 2.5V, 2.8V or 3.3V,
ST
= GND, output is Weakly
Pulled Down
Vdd = 1.8 V.
ST
= GND, output is Weakly Pulled Down
f <= 165 MHz, all Vdds.
f > 165 MHz, all Vdds.
15 pF load, 10% - 90% Vdd
IOH = -6 mA, IOL = 6 mA, (Vdd = 3.3V, 2.8V, 2.5V)
IOH = -3 mA, IOL = 3 mA, (Vdd = 1.8V)
Standby Current
I_std
Duty Cycle
Rise/Fall Time
Output Voltage High
Output Voltage Low
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
DC
Tr, Tf
VOH
VOL
VIH
VIL
Z_in
45
40
90%
70%
2
Pin 1, OE logic high or logic low, or
ST
logic high
Pin 1,
ST
logic low
Measured from the time Vdd reaches its rated minimum value
f = 80 MHz, For other frequencies, T_oe = 100 ns + 3 cycles
In standby mode, measured from the time
ST
pin
crosses 50% threshold. Refer to
Figure 5.
f = 156.25 MHz, Vdd = 2.5V, 2.8V or 3.3V
f = 156.25 MHz, Vdd = 1.8V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz
25°C
25°C
Startup Time
OE Enable/Disable Time
Resume Time
RMS Period Jitter
RMS Phase Jitter (random)
First year Aging
10-year Aging
T_start
T_oe
T_resume
T_jitt
T_phj
F_aging
-1.5
-5
Note:
1. All electrical specifications in the above table are specified with 15 pF output load and for all Vdd(s) unless otherwise stated.
Rev 1.1
January 2, 2017
www.sitime.com
编译时出现这种警告,什么意思
ccs5.5编译程序,定义的子函数act1()为什么出现警告。如下 #225-D function "act1" declared implicitly ...
2835 TI技术论坛
关于组合反馈
reg stat_action; always@(*) begin case({is_luma, blk_type}) {1'b1, `DC_ONLY}: if(scan_done) stat_action = `FIFO_COMMIT; ......
超自然 FPGA/CPLD
TI给的PSPICE模型问题
最近要使用TI的一款芯片,想用muiltism仿真下,但是在TI的官网只找到了PSPICE模型,是两个文件,MOD和TXT文件, 222400按照网上的教程,导入的话,基本都是需要CIR文件的,但是TI没有提供,所 ......
16号哨兵 模拟与混合信号
呵呵,那位坛友手中有多余一套LM3S8962开发板,或者闲着不用的,砸个过来
坛友们,您们谁有多余的或者不用的,有偿转让一下呵呵,本人近期有时间想认真学习一下,谢谢啦嘿嘿:loveliness: 本人的QQ是282574314,嘿嘿或者想学STM32的互换一下。...
hzrobin 微控制器 MCU
pads的gerber文件的一些记录。
pads生成gerber文件,有点曲折啊。其实也没有多复杂啊。感觉耗费了好多时间。做点记录,要是过几个月再出gerber。就可以看看记录,少折腾会。写的哪不对了,稍后修改。有点头疼。9.3版本。 网 ......
ienglgge PCB设计
毕业设计之97电子设计大赛直流稳压电源设计
本帖最后由 paulhyde 于 2014-9-15 03:54 编辑 请各位好心的师兄师姐们帮帮小妹了 在此表示不甚感激 谢谢 ...
xinyuly 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 518  661  2915  268  913  16  28  48  23  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved