电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

KMM377S6428T3-GH

产品描述Synchronous DRAM Module, 64MX72, 6ns, CMOS, DIMM-168
产品类别存储    存储   
文件大小513KB,共12页
制造商SAMSUNG(三星)
官网地址http://www.samsung.com/Products/Semiconductor/
下载文档 详细参数 选型对比 全文预览

KMM377S6428T3-GH概述

Synchronous DRAM Module, 64MX72, 6ns, CMOS, DIMM-168

KMM377S6428T3-GH规格参数

参数名称属性值
厂商名称SAMSUNG(三星)
零件包装代码DIMM
包装说明DIMM, DIMM168
针数168
Reach Compliance Codeunknown
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间6 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-XDMA-N168
内存密度4831838208 bit
内存集成电路类型SYNCHRONOUS DRAM MODULE
内存宽度72
功能数量1
端口数量1
端子数量168
字数67108864 words
字数代码64000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64MX72
输出特性3-STATE
封装主体材料UNSPECIFIED
封装代码DIMM
封装等效代码DIMM168
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
电源3.3 V
认证状态Not Qualified
刷新周期4096
自我刷新YES
最大待机电流0.038 A
最大压摆率3.78 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子形式NO LEAD
端子节距1.27 mm
端子位置DUAL

KMM377S6428T3-GH文档预览

KMM377S6428T3
Revision History
Revision 0.1 (May. 24, 1999)
- Changed "Detail C" in PCB Dimension.
PC100 Registered DIMM
Revision 0.2 (April 29, 2000)
- Added the description of " Staktek’ stacking technology is Samsung’ stacking technology of choice."
s
s
Rev. 0.2 Apr. 2000
KMM377S6428T3
KMM377S6428T3 SDRAM DIMM
PC100 Registered DIMM
64Mx72 SDRAM DIMM with PLL & Register based on Stacked 64Mx4, 4Banks, 4K Ref., 3.3V SDRAMs with SPD
GENERAL DESCRIPTION
The Samsung KMM377S6428T3 is a 64M bit x 72 Synchro-
nous Dynamic RAM high density memory module. The Sam-
sung KMM377S6428T3 consists of eighteen CMOS Stacked
64Mx4 bit Synchronous DRAMs in two TSOP-II 400mil pack-
ages, three 18-bits Drive ICs for input control signal, one PLL
in 24-pin TSSOP package for clock and one 2K EEPROM in 8-
pin TSSOP package for Serial Presence Detect on a 168-pin
glass-epoxy substrate. Two 0.22uF and one 0.0022uF decou-
pling capacitors are mounted on the printed circuit board in
parallel for each SDRAM. The KMM377S6428T3 is a Dual In-
line Memory Module and is intented for mounting into 168-pin
edge connector sockets.
Synchronous design allows precise cycle control with the use
of system clock. I/O transactions are possible on every clock
cycle. Range of operating frequencies, programmable laten-
cies allows the same device to be useful for a variety of high
bandwidth, high performance memory system applications.
FEATURE
• Performance range
Part No.
KMM377S6428T3-GH
KMM377S6428T3-GL
Max Freq. (Speed)
100MHz (10ns @ CL=2)
100MHz (10ns @ CL=3)
Burst mode operation
Auto & self refresh capability (4096 Cycles/64ms)
LVTTL compatible inputs and outputs
Single 3.3V
±
0.3V power supply
MRS cycle with address key programs
Latency (Access from column address)
Burst length (1, 2, 4 & 8 page)
Data scramble (Sequential & Interleave)
• All inputs are sampled at the positive going edge of the
system clock
• Serial presence detect with EEPROM
• PCB :
Height (1,700mil),
double sided component
PIN CONFIGURATIONS (Front side/back side)
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
Front
V
SS
DQ0
DQ1
DQ2
DQ3
V
DD
DQ4
DQ5
DQ6
DQ7
DQ8
V
SS
DQ9
DQ10
DQ11
DQ12
DQ13
V
DD
DQ14
DQ15
CB0
CB1
V
SS
NC
NC
V
DD
WE
DQM0
Pin
Front
Pin
Front
DQ18
DQ19
V
DD
DQ20
NC
*V
REF
*CKE1
V
SS
DQ21
DQ22
DQ23
V
SS
DQ24
DQ25
DQ26
DQ27
V
DD
DQ28
DQ29
DQ30
DQ31
V
SS
*CLK2
NC
WP
**SDA
**SCL
V
DD
Pin
Back
Pin
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
Back
DQM5
CS1
RAS
V
SS
A1
A3
A5
A7
A9
BA0
A11
V
DD
*CLK1
*A12
V
SS
CKE0
CS3
DQM6
DQM7
*A13
V
DD
NC
NC
CB6
CB7
V
SS
DQ48
DQ49
Pin
Back
29 DQM1 57
58
CS0
30
59
31
DU
60
32
V
SS
61
33
A0
62
34
A2
63
35
A4
64
36
A6
65
37
A8
38 A10/AP 66
67
39
BA1
68
40
V
DD
69
41
V
DD
42 CLK0 70
71
43
V
SS
72
44
DU
73
45
CS2
46 DQM2 74
47 DQM3 75
76
48
DU
77
49
V
DD
78
50
NC
79
51
NC
80
52
CB2
81
53
CB3
82
54
V
SS
55 DQ16 83
56 DQ17 84
V
SS
85
86 DQ32
87 DQ33
88 DQ34
89 DQ35
V
DD
90
91 DQ36
92 DQ37
93 DQ38
94 DQ39
95 DQ40
V
SS
96
97 DQ41
98 DQ42
99 DQ43
100 DQ44
101 DQ45
102 V
DD
103 DQ46
104 DQ47
105 CB4
106 CB5
V
SS
107
NC
108
NC
109
110 V
DD
111 CAS
112 DQM4
141 DQ50
142 DQ51
143 V
DD
144 DQ52
NC
145
146 *V
REF
147 REGE
V
SS
148
149 DQ53
150 DQ54
151 DQ55
V
SS
152
153 DQ56
154 DQ57
155 DQ58
156 DQ59
157 V
DD
158 DQ60
159 DQ61
160 DQ62
161 DQ63
V
SS
162
163 *CLK3
NC
164
165 **SA0
166 **SA1
167 **SA2
168 V
DD
PIN NAMES
Pin Name
A0 ~ A11
BA0 ~ BA1
DQ0 ~ DQ63
CB0 ~ CB7
CLK0
CKE0
CS0 ~ CS3
RAS
CAS
WE
DQM0 ~ 7
V
DD
V
SS
*V
REF
REGE
SDA
SCL
SA0 ~ 2
DU
NC
WP
Function
Address input (Multiplexed)
Select bank
Data input/output
Check bit (Data-in/data-out)
Clock input
Clock enable input
Chip select input
Row address strobe
Colume address strobe
Write enable
DQM
Power supply (3.3V)
Ground
Power supply for reference
Register enable
Serial data I/O
Serial clock
Address in EEPROM
Don′t use
No connection
Write protection
* These pins are not used in this module.
**
These pins should be NC in the system
which does not support SPD.
SAMSUNG ELECTRONICS CO., Ltd. reserves the right to change products and specifications without notice.
Rev. 0.2 Apr. 2000
KMM377S6428T3
PIN CONFIGURATION DESCRIPTION
Pin
CLK
CS
Name
System clock
Chip select
PC100 Registered DIMM
Input Function
Active on the positive going edge to sample all inputs.
Disables or enables device operation by masking or enabling all inputs except
CLK, CKE and DQM
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior to new command.
Disable input buffers for power down in standby.
CKE should be enabled 1CLK+tss prior to valid command.
Row/column addresses are multiplexed on the same pins.
Row address : RA0 ~ RA11, Column address : CA0 ~ CA9, CA11
Selects bank to be activated during row address latch time.
Selects bank for read/write during column address latch time.
Latches row addresses on the positive going edge of the CLK with RAS low.
Enables row access & precharge.
Latches column addresses on the positive going edge of the CLK with CAS low.
Enables column access.
Enables write operation and row precharge.
Latches data in starting from CAS, WE active.
Makes data output Hi-Z, t
SHZ
after the clock and masks the output.
Blocks data input when DQM active. (Byte masking)
The device operates in the transparent mode when REGE is low. When REGE is high,
the device operates in the registered mode. In registered mode, the Address and con-
trol inputs are latched if CLK is held at a high or low logic level. the inputs are stored in
the latch/flip-flop on the rising edge of CLK. REGE is tied to V
CC
through 10K ohm
Resistor on PCB. So if REGE of module is floating, this module will be operated as reg-
istered mode.
Data inputs/outputs are multiplexed on the same pins.
Check bits for ECC.
WP pin is connected to V
SS
through 47KΩ Resistor.
When WP is "high", EEPROM programming will be inhibited and the entire memory will
be write-protected.
Power and ground for the input buffers and the core logic.
CKE
Clock enable
A0 ~ A11
BA0 ~ BA1
RAS
CAS
WE
DQM0 ~ 7
Address
Bank select address
Row address strobe
Column address strobe
Write enable
Data input/output mask
REGE
Register enable
DQ0 ~ 63
CB0 ~ 7
WP
V
DD
/V
SS
Data input/output
Check bit
Write protection
Power supply/ground
Rev. 0.2 Apr. 2000
KMM377S6428T3
FUNCTIONAL BLOCK DIAGRAM
BCS1,B
2
CKE0
BCS0,B
0
CKE0
PCLK0
B
0
RAS,B
0
CAS,B
0
WE,B
0
BA0,B
0
BA1
B
0
A0~B
0
A11
BDQM0
DQ0~3
10Ω
PCLK1
CLK
CS1,CKE
D0L
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D1L
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D2L
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D3L
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D4L
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
D0U
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
D1U
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
D2U
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
D3U
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
D4U
CTL
Add
DQM
DQ0~3
PC100 Registered DIMM
BDQM4
DQ32~35
10Ω
CLK
CS0,CKE
CTL
Add
DQM
DQ0~3
D9L
CLK
CS1,CKE
D9U
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D10U
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D11U
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D12U
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D13U
CTL
Add
DQM
DQ0~3
DQ4~7
10Ω
PCLK2
DQ36~39
10Ω
CLK
CS0,CKE
D10L
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
D11L
CTL
Add
DQM
DQ0~3
10Ω
CLK
CS0,CKE
CTL
Add
DQM
DQ0~3
10Ω
CLK
CS0,CKE
CTL
Add
DQM
DQ0~3
10Ω
BDQM1
DQ8~11
10Ω
PCLK3
BDQM5
DQ40~43
D12L
DQ12~15
10Ω
PCLK4
DQ44~47
D13L
CB0~3
10Ω
BCS3,B
3
CKE0
BCS2,B
1
CKE0
PCLK5
CB4~7
BDQM2
DQ16~19
10Ω
PCLK6
CLK
CS1,CKE
D5L
CTL
Add
DQM
DQ0~3
CLK
CS1
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
D5U
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
D6U
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
D7U
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
D8U
CTL
Add
DQM
DQ0~3
BDQM6
DQ48~51
10Ω
CLK
CS0,CKE
CTL
Add
DQM
DQ0~3
CLK
CS0,CKE
CTL
Add
DQM
DQ0~3
10Ω
CLK
CS0,CKE
CTL
Add
DQM
DQ0~3
10Ω
CLK
CS0,CKE
CTL
Add
DQM
DQ0~3
10Ω
D14L
CLK
CS1,CKE
D14U
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D15U
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D16U
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D17U
CTL
Add
DQM
DQ0~3
D6L
D15L
DQ20~23
10Ω
PCLK7
DQ52~55
BDQM3
DQ24~27
10Ω
PCLK8
B
1
RAS,B
1
CAS,B
1
WE,B
1
BA0,B
1
BA1
B
1
A0~B
1
A11
DQ28~31
10Ω
CLK
CS1,CKE
D7L
CTL
Add
DQM
DQ0~3
CLK
CS1,CKE
D8L
CTL
Add
DQM
DQ0~3
D16L
BDQM7
DQ56~59
D17L
DQ60~63
A
3
~A
10
,BA0
SN74ALVC162835
Vcc
10kΩ
PCLK9
REGE
A
11
,BA1
SN74ALVC162835
CS2,CS3
CKE0
DQM2,3,6,7
LE
A
0
,A
1
,A
2
SN74ALVC162835
RAS,CAS,WE
CS0,CS1
DQM0,1,4,5
LE
OE
OE
LE
OE
B
0
A
3~
B
0
A
10,
B
0
BA0
B
1
A
3~
B
1
A
10,
B
1
BA0
V
SS
G
AGND
AVCC
Vcc
IY0
IY1
IY2
IY3
IY4
IY5
IY6
IY7
IY8
IY9
PCLK0
PCLK1
PCLK2
PCLK3
PCLK4
PCLK5
PCLK6
PCLK7
PCLK8
PCLK9
CDC2510B
B
0
A
11.
B
0
BA1
B
1
A
11.
B
1
BA1
BCS2,BCS3
B
0
CKE0,B
1
CKE0
B
2
CKE0,B
3
CKE0
BDQM2,3,6,7
B
0
A
0
,B
0
A
1
,B
0
A
2
B
1
A
0
,B
1
A
1
,B
1
A
2
B
0
RAS, B
0
CAS, B
0
WE
B
1
RAS, B
1
CAS, B
1
WE
BCS0,BCS1
BDQM0,1,4,5
10Ω
CLK0
12pF
CLK
FBIN
FBOUT
5pF
Serial PD
SCL
WP
47KΩ
A0
A1
A2
SDA
Note : Unused clock termination : 10Ω and 12pF
SA0 SA1 SA2
Rev. 0.2 Apr. 2000
KMM377S6428T3
PC100 Registered DIMM
STANDARD TIMING DIAGRAM WITH PLL & REGISTER (CL=2, BL=4)
*2
*1
Control Signal(RAS,CAS,WE)
REG
*3
D
8
9
10
11
OUT
*1. Register Input
0
CLK
1
2
3
4
5
6
7
12
13
14
15
16
17
18
19
RAS
CAS
WE
*2. Register Output
RAS
td
tr
td
tr
CAS
WE
*3. SDRAM
CAS latency(refer to *1)
=2CLK+1CLK
tSAC
tRAC(refer to *1)
1CLK
DQ
tRAC(refer to *2)
Qa0
Qa1
Qa2
Qa3
Db0
Db1
Db2
Db3
CAS latency(refer to *2)
=2CLK
tRDL
Row Active
Read
Command
Precharge
Command
Row Active
Write
Command
Precharge
Command
td, tr = Delay of register (SN74ALVC162835 of TI)
Notes :
1. In case of module timing, command cycles delayed 1CLK with respect to external input timing at the address and input signal
because of the buffering in register (SN74ALVC162835). Therefore, Input/Output signals of read/write function should be
issued 1CLK earlier as compared to Unbuffered DIMMs.
2. D
IN
is to be issued 1clock after write command in external timing because D
IN
is issued directly to module.
: Don
′t
care
Rev. 0.2 Apr. 2000

KMM377S6428T3-GH相似产品对比

KMM377S6428T3-GH KMM377S6428T3-GL
描述 Synchronous DRAM Module, 64MX72, 6ns, CMOS, DIMM-168 Synchronous DRAM Module, 64MX72, 6ns, CMOS, DIMM-168
厂商名称 SAMSUNG(三星) SAMSUNG(三星)
零件包装代码 DIMM DIMM
包装说明 DIMM, DIMM168 DIMM, DIMM168
针数 168 168
Reach Compliance Code unknown unknow
ECCN代码 EAR99 EAR99
访问模式 FOUR BANK PAGE BURST FOUR BANK PAGE BURST
最长访问时间 6 ns 6 ns
其他特性 AUTO/SELF REFRESH AUTO/SELF REFRESH
最大时钟频率 (fCLK) 100 MHz 100 MHz
I/O 类型 COMMON COMMON
JESD-30 代码 R-XDMA-N168 R-XDMA-N168
内存密度 4831838208 bit 4831838208 bi
内存集成电路类型 SYNCHRONOUS DRAM MODULE SYNCHRONOUS DRAM MODULE
内存宽度 72 72
功能数量 1 1
端口数量 1 1
端子数量 168 168
字数 67108864 words 67108864 words
字数代码 64000000 64000000
工作模式 SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C
组织 64MX72 64MX72
输出特性 3-STATE 3-STATE
封装主体材料 UNSPECIFIED UNSPECIFIED
封装代码 DIMM DIMM
封装等效代码 DIMM168 DIMM168
封装形状 RECTANGULAR RECTANGULAR
封装形式 MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY
电源 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified
刷新周期 4096 4096
自我刷新 YES YES
最大待机电流 0.038 A 0.038 A
最大压摆率 3.78 mA 3.78 mA
最大供电电压 (Vsup) 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 NO NO
技术 CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL
端子形式 NO LEAD NO LEAD
端子节距 1.27 mm 1.27 mm
端子位置 DUAL DUAL

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2291  612  2010  1252  1078  47  13  41  26  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved