电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SK1926T

产品描述Low Skew Clock Driver, 9 True Output(s), 0 Inverted Output(s), PQFP32, 5 X 5 MM, TQFP-32
产品类别逻辑    逻辑   
文件大小78KB,共4页
制造商SEMTECH
官网地址http://www.semtech.com
下载文档 详细参数 全文预览

SK1926T概述

Low Skew Clock Driver, 9 True Output(s), 0 Inverted Output(s), PQFP32, 5 X 5 MM, TQFP-32

SK1926T规格参数

参数名称属性值
厂商名称SEMTECH
零件包装代码QFP
包装说明TFQFP,
针数32
Reach Compliance Codeunknown
输入调节DIFFERENTIAL MUX
JESD-30 代码S-PQFP-G32
长度5 mm
逻辑集成电路类型LOW SKEW CLOCK DRIVER
功能数量1
反相输出次数
端子数量32
实输出次数9
最高工作温度70 °C
最低工作温度
输出特性OPEN-EMITTER
封装主体材料PLASTIC/EPOXY
封装代码TFQFP
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE, FINE PITCH
传播延迟(tpd)0.69 ns
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
宽度5 mm

文档预览

下载PDF文档
AN1004
Interfacing Between LVDS and ECL /
LVECL / PECL / LVPECL
HIGH-PERFORMANCE PRODUCTS
About LVDS
As the bandwidth increases in Telecom / Datacom
and even in consumer / commercial applications ,
the high speed, low power, noise, and cost of LVDS
signal broaden the scope of its application beyond
the traditional technologies such as ECL / PECL.
LVDS (Low Voltage Differential Signaling) are differ-
ential signals with typical 350 mV swing and a DC
offset of 1.2V. When moving signals from box-to-
box or board-to-board (i.e. flat panel display). LVDS
is the right solution because it generates less noise,
consumes less power and it is very cost effective.
Figure 1 shows different voltage levels for different
types of signals.
Interfacing LVDS with PECL and LVPECL
Signal level translation between PECL / LVPECL to
LVDS can be achieved using resistor divider network;
however, when using discrete logic the signal volt-
age level would shift with respect to supply voltage
and ambient temperature fluctuation. In turn, this
will diminish the signal integrity and cause duty cycle
distortion. To avoid such problems, Semtech has
designed a fully integrated IC devices that translate
PECL / LVPECL signal into LVDS and LVDS to PECL /
LVPECL type signals. Refer to table 1 for a list of
these devices. Semtech also offers a fully integrated
receiver / driver device with true LVDS inputs and
outputs (SK1303) in an 8-lead SOIC and MSOP pack-
ages.
LVDS signals can easily be terminated with a 100
W
resistor across the differential LVDS outputs. Most
devices with LVDS I / O provide the 100W resistor
internally at its inputs to minimize component count
(i.e. SK1301). Figure 2 is an example of LVDS out-
put termination. For PECL / LVPECL output termina-
tion refer to application note AN1003.
LVDS
HSTL
PECL
LVPECL
+
0V
NC
ECL /LVECL
1
8
V
CC
-
Figure 1: Relative differences among various I/O standards
D
2
100
7
Q
LVDS
Note:
HSTL (High-Speed Transceiver Logic) signals are used in computing de-
sign applications such as memory drivers and high-speed CPU-to-Memory
D
*
3
6
Q*
RT
RT
NC
interfacing.
4
SK1301
5
V
EE
VTT
Figure 2: LVDS Termination
Revision 1/December 20, 2001
1
www.semtech.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2736  2516  1546  704  399  56  51  32  15  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved