电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V633S12PFG

产品描述Cache SRAM, 64KX32, 12ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, 1 MM PITCH, GREEN, PLASTIC, MO-135DJ, TQFP-100
产品类别存储    存储   
文件大小626KB,共19页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

IDT71V633S12PFG概述

Cache SRAM, 64KX32, 12ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, 1 MM PITCH, GREEN, PLASTIC, MO-135DJ, TQFP-100

IDT71V633S12PFG规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明14 X 20 MM, 1.40 MM HEIGHT, 1 MM PITCH, GREEN, PLASTIC, MO-135DJ, TQFP-100
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间12 ns
最大时钟频率 (fCLK)50 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度2097152 bit
内存集成电路类型CACHE SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量100
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX32
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.015 A
最小待机电流3.14 V
最大压摆率0.15 mA
最大供电电压 (Vsup)3.63 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm

文档预览

下载PDF文档
64K x 32
3.3V Synchronous SRAM
Flow-Through Outputs
Burst Counter, Single Cycle Deselect
IDT71V633
Features
64K x 32 memory configuration
Supports high performance system speed
Commercial:
— 11 11ns Clock-to-Data Access (50 MHz)
Commercial and Industrial:
— 12 12ns Clock-to-Data Access (50 MHz)
Single-cycle deselect functionality (Compatible with
Micron Part # MT58LC64K32B2LG-XX)
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
Power down controlled by ZZ input
Single 3.3V power supply (+10/-5%)
Packaged in a JEDEC Standard 100-pin rectangular plastic
thin quad flatpack (TQFP).
tecture provides cost-effective 2-1-1-1 performance for processors up to
50 MHz.
The IDT71V633 SRAM contains write, data-input, address and control
registers. There are no registers in the data output path (flow-through
architecture). Internal logic allows the SRAM to generate a self-timed write
based upon a decision which can be left until the extreme end of the write
cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V633 can provide four cycles of data for
a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses will be
defined by the internal burst counter and the
LBO
input pin.
The IDT71V633 SRAM utilizes IDT's high-performance 3.3V CMOS
process, and is packaged in a JEDEC Standard 14mm x 20mm 100-pin
thin plastic quad flatpack (TQFP).
Description
The IDT71V633 is a 3.3V high-speed 2,097,152-bit (2-Mbit) SRAM
organized as 64K x 32 with full support of various processor interfaces
including the Pentium™ and PowerPC™. The flow-through burst archi-
Pin Description
A
0
–A
15
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
–BW
4
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
–I/O
31
V
DD
, V
DDQ
V
SS
, V
SSQ
Address Inputs
Chip Enable
Chips Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock Input
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input/Output
Co re and I/O Power Supply (3.3V)
Array Ground, I/O Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Power
Power
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
3780 tbl 01
Pentium is a trademark of Intel Corp.
PowerPC is a trademark of International Business Machines, Inc.
AUGUST 2001
1
DSC-3780/05
©2000 Integrated Device Technology, Inc.

IDT71V633S12PFG相似产品对比

IDT71V633S12PFG IDT71V633S12PF9 IDT71V633S12PFG8 IDT71V633S11PF9
描述 Cache SRAM, 64KX32, 12ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, 1 MM PITCH, GREEN, PLASTIC, MO-135DJ, TQFP-100 Cache SRAM, 64KX32, 12ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, 1 MM PITCH, PLASTIC, MO-135DJ, TQFP-100 Cache SRAM, 64KX32, 12ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, 1 MM PITCH, GREEN, PLASTIC, MO-135DJ, TQFP-100 Cache SRAM, 64KX32, 11ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, 1 MM PITCH, PLASTIC, MO-135DJ, TQFP-100
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QFP QFP QFP QFP
包装说明 14 X 20 MM, 1.40 MM HEIGHT, 1 MM PITCH, GREEN, PLASTIC, MO-135DJ, TQFP-100 LQFP, LQFP, LQFP,
针数 100 100 100 100
Reach Compliance Code unknown unknown compliant unknown
ECCN代码 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
最长访问时间 12 ns 12 ns 12 ns 11 ns
JESD-30 代码 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100 R-PQFP-G100
JESD-609代码 e3 e0 e3 e0
长度 20 mm 20 mm 20 mm 20 mm
内存密度 2097152 bit 2097152 bit 2097152 bit 2097152 bit
内存集成电路类型 CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM
内存宽度 32 32 32 32
功能数量 1 1 1 1
端子数量 100 100 100 100
字数 65536 words 65536 words 65536 words 65536 words
字数代码 64000 64000 64000 64000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C 70 °C
组织 64KX32 64KX32 64KX32 64KX32
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LQFP LQFP LQFP LQFP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.6 mm 1.6 mm 1.6 mm 1.6 mm
最大供电电压 (Vsup) 3.63 V 3.63 V 3.63 V 3.63 V
最小供电电压 (Vsup) 3.135 V 3.135 V 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 Matte Tin (Sn) - annealed TIN LEAD MATTE TIN TIN LEAD
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 0.65 mm 0.65 mm 0.65 mm 0.65 mm
端子位置 QUAD QUAD QUAD QUAD
宽度 14 mm 14 mm 14 mm 14 mm
输出特性 3-STATE 3-STATE - 3-STATE
ARM仿真的几个概念JTAG/J-LINK/ULINK/ST-LINK和区别
提到ARM的仿真,首先要知道JTAG。JTAG(Joint Test Action Group,联合测试行动小组)是一种国际标准测试协议(IEEE 1149.1兼容),主要用于芯片内部测试。现在多数的高级器件都支持JTAG协议 ......
Jacktang DSP 与 ARM 处理器
猎头在寻找精英-美资半导体巨头招聘高级技术市场工程师和其他技术和销售管理职位
标题:猎头在寻找精英 – 美资半导体巨头招聘高级技术市场工程师和其他技术和销售管理职位 美资半导体巨头急招一名高级技术市场工程师和以下的技术和销售管理职位。因受到本帖文字篇幅和UR ......
a20120201 求职招聘
超声波传感器与红外传感器哪个更好?
随着电子计算机、生产自动化、现代信息、军事、交通、化学、环保、能源、海洋开发、遥感、宇航等科学技术的发展,对传感器的需求量与日俱增,其应用的领域已渗入到国民经济的各个部门以及人们的 ......
sensor123 工业自动化与控制
TM4C123G建立工程找不到.sct文件
大神求助: 建立第一个工程,按照示例工程进行配置,却说找不到.sct文件 出现以下错误“.vmdk\blinky.axf: error: L6031U: Could not open scatter description file blinky.sct: No such fil ......
大大大数据 微控制器 MCU
长期情绪低落者可自测患抑郁症倾向(含量表)
抑郁症是一种常见精神疾病,主要表现为情绪低落,兴趣减低,悲观,思维迟缓,缺乏主动性,自责自罪,饮食、睡眠差,担心自己患有各种疾病,感到全身多处不适,严重者可出现自杀念头和行为。 ......
shuangshumei 聊聊、笑笑、闹闹
Linux核中文手册
Linux核中文手册...
jinpost Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1004  2377  925  460  2490  21  48  19  10  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved