电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

K4E171611C-JC60T

产品描述EDO DRAM, 1MX16, 60ns, CMOS, PDSO42,
产品类别存储    存储   
文件大小554KB,共35页
制造商SAMSUNG(三星)
官网地址http://www.samsung.com/Products/Semiconductor/
下载文档 详细参数 全文预览

K4E171611C-JC60T概述

EDO DRAM, 1MX16, 60ns, CMOS, PDSO42,

K4E171611C-JC60T规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称SAMSUNG(三星)
包装说明SOJ, SOJ42,.44
Reach Compliance Codecompliant
最长访问时间60 ns
I/O 类型COMMON
JESD-30 代码R-PDSO-J42
内存密度16777216 bit
内存集成电路类型EDO DRAM
内存宽度16
端子数量42
字数1048576 words
字数代码1000000
最高工作温度70 °C
最低工作温度
组织1MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOJ
封装等效代码SOJ42,.44
封装形状RECTANGULAR
封装形式SMALL OUTLINE
电源5 V
认证状态Not Qualified
刷新周期4096
自我刷新NO
最大待机电流0.001 A
最大压摆率0.09 mA
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式J BEND
端子节距1.27 mm
端子位置DUAL

文档预览

下载PDF文档
K4E171611C, K4E151611C
K4E171612C, K4E151612C
CMOS DRAM
1M x 16Bit CMOS Dynamic RAM with Extended Data Out
DESCRIPTION
This is a family of 1,048,576 x 16 bit Extended Data Out CMOS DRAMs. Extended Data Out Mode offers high speed random access of
memory cells within the same row, so called Hyper Page Mode. Power supply voltage (+5.0V or +3.3V), refresh cycle (1K Ref. or 4K
Ref.), access time (-45, -50 or -60), power consumption(Normal or Low power) and package type(SOJ or TSOP-II) are optional features
of this family. All of this family have CAS-before-RAS refresh, RAS-only refresh and Hidden refresh capabilities. Furthermore, Self-
refresh operation is available in L-version. This 1Mx16 EDO Mode DRAM family is fabricated using Samsung′ s advanced CMOS pro-
cess to realize high band-width, low power consumption and high reliability. It may be used as graphic memory unit for microcomputer,
personal computer and portable machines.
FEATURES
Part Identification
- K4E171611C-J(T)(5V, 4K Ref.)
- K4E151611C-J(T) (5V, 1K Ref.)
- K4E171612C-J(T)(3.3V, 4K Ref.)
- K4E151612C-J(T)(3.3V, 1K Ref.)
Active Power Dissipation
Speed
4K
-45
-50
-60
360
324
288
3.3V
1K
540
504
468
4K
550
495
440
Unit : mW
5V
1K
825
770
715
• Extended Data Out Mode operation
(Fast Page Mode with Extended Data Out)
• 2 CAS Byte/Word Read/Write operation
• CAS-before-RAS refresh capability
• RAS-only and Hidden refresh capability
• Self-refresh capability (L-ver only)
• TTL(5V)/LVTTL(3.3V) compatible inputs and outputs
• Early Write or output enable controlled write
• JEDEC Standard pinout
• Available in plastic SOJ 400mil and TSOP(II) packages
• Single +5V±10% power supply (5V product)
• Single +3.3V±0.3V power supply (3.3V product)
Refresh Cycles
Part
NO.
K4E171611C
K4E171612C
K4E151611C
K4E151612C
V
CC
5V
3.3V
5V
3.3V
1K
16ms
Refresh
cycle
4K
Refresh period
Normal
64ms
128ms
L-ver
RAS
UCAS
LCAS
W
FUNCTIONAL BLOCK DIAGRAM
Control
Clocks
Vcc
Vss
Lower
Data in
Buffer
Sense Amps & I/O
Lower
Data out
Buffer
Upper
Data in
Buffer
Upper
Data out
Buffer
VBB Generator
Refresh Timer
Refresh Control
Row Decoder
DQ0
to
DQ7
Performance Range
Speed
-45
-50
-60
Refresh Counter
Memory Array
1,048,576 x16
Cells
OE
DQ8
to
DQ15
t
RAC
45ns
50ns
60ns
t
CAC
13ns
15ns
17ns
t
RC
69ns
84ns
104ns
t
HPC
16ns
20ns
25ns
Remark
5V/3.3V
5V/3.3V
5V/3.3V
A0-A11
(A0 - A9)
*1
A0 - A7
(A0 - A9)
*1
Row Address Buffer
Col. Address Buffer
Column Decoder
Note)
*1
: 1K Refresh
SAMSUNG ELECTRONICS CO., LTD.
reserves the right to
change products and specifications without notice.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1950  2534  1085  1178  470  40  52  22  24  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved