MX29SL800C T/B
8M-BIT [1M x 8 / 512K x 16] SINGLE VOLTAGE
1.8V ONLY FLASH MEMORY
FEATURES
GENERAL FEATURES
• Single Power Supply Operation
- 1.65 to 2.2 volt for read, erase, and program operations
• 1,048,576 x 8 / 524,288 x 16 switchable
• Boot Sector Architecture
- T = Top Boot Sector
- B = Bottom Boot Sector
• Sector Structure
- 16K-Byte x 1, 8K-Byte x 2, 32K-Byte x 1, and 64K-Byte x 15
• Sector protection
- Hardware method to disable any combination of sectors from program or erase operations
- Temporary sector unprotected allows code changes in previously locked sectors
• Latch-up protected to 100mA from -1V to Vcc + 1V
• Compatible with JEDEC standard
- Pinout and software compatible to single power supply Flash
PERFORMANCE
• High Performance
- Access time: 90ns
- Byte/Word program time: 12uS/18uS (typical)
- Erase time: 1.3s/sector, 18s/chip (typical)
• Low Power Consumption
- Low active read current: 6mA (maximum) at 5MHz
- Low standby current: 1uA (typical)
• Minimum 100,000 erase/program cycle
• 10 years data retention
SOFTWARE FEATURES
• Erase Suspend/ Erase Resume
- Suspends sector erase operation to read data from or program data to another sector which is not being erased
• Status Reply
- Data# Polling & Toggle bits provide detection of program and erase operation completion
• Support Common Flash Interface (CFI)
HARDWARE FEATURES
• Ready/Busy# (RY/BY#) Output
- Provides a hardware method of detecting program and erase operation completion
• Hardware Reset (RESET#) Input
- Provides a hardware method to reset the internal state machine to read mode
PACKAGE
• 48-Pin TSOP
• 48-Ball CSP
•
All Pb-free devices are RoHS Compliant
P/N:PM1244
REV. 1.4, NOV. 06, 2006
1
MX29SL800C T/B
48-Ball CSP( Ball Pitch = 0.8 mm), Top View, Balls Facing Down
6
A13
A12
A14
A15
A16
BYTE#
Q15/
A-1
GND
5
A9
A8
A10
A11
Q7
Q14
Q13
Q6
4
WE#
RE-
SET#
NC
NC
Q5
Q12
VCC
Q4
3
RY/BY#
NC
A18
NC
Q2
Q10
Q11
Q3
2
A7
A17
A6
A5
Q0
Q8
Q9
Q1
A3
A4
A2
A1
A0
CE#
OE#
GND
1
A
B
C
D
E
F
G
H
PIN DESCRIPTION
SYMBOL PIN NAME
A0~A18
Q0~Q14
Q15/A-1
CE#
WE#
BYTE#
RESET#
OE#
RY/BY#
VCC
GND
Address Input
Data Input/Output
Q15 (data input/output, word mode)/
A-1(LSB address input, byte mode)
Chip Enable Input
Write Enable Input
Word/Byte Selection input
Hardware Reset Pin
Output Enable Input
Ready/Busy Output
Power Supply Pin (1.65V~2.2V)
Ground Pin
LOGIC SYMBOL
19
A0-A18
Q0-Q15
(A-1)
16 or 8
CE#
OE#
WE#
RESET#
RY/BY#
BYTE#
P/N:PM1244
REV. 1.4, NOV. 06, 2006
3