电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V2576S183PF

产品描述Cache SRAM, 128KX36, 3.3ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小359KB,共20页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V2576S183PF概述

Cache SRAM, 128KX36, 3.3ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, TQFP-100

IDT71V2576S183PF规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明14 X 20 MM, PLASTIC, TQFP-100
针数100
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间3.3 ns
最大时钟频率 (fCLK)183 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源2.5,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最小待机电流3.14 V
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Sychronous SRAMs
2.5V I/O, Pipelined Outputs,
Burst Counter, Single Cycle Deselect
x
x
Preliminary
IDT71V2576
IDT71V2578
Features
x
x
x
x
x
x
128K x 36, 256K x 18 memory configurations
Supports high system speed:
– 200MHz 3.1ns clock access time
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
– 150MHz 3.8ns clock access time
– 133MHz 4.2ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Packaged in a JEDEC Standard 100-lead plastic thin quad
flatpack (TQFP) and 119-lead ball grid array (BGA)
Description
The IDT71V2576/78 are high-speed SRAMs organized as 128K x
36/256K x 18. The IDT71V2576/78 SRAMs contain write, data, address
and control registers. Internal logic allows the SRAM to generate a self-
timed write based upon a decision which can be left until the end of the write
cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V2576/78 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V2576/78 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-lead thin plastic quad flatpack (TQFP) as well as a 119-lead ball grid
array (BGA).
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
4876 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V2578.
SEPTEMBER 1999
1
©1999 Integrated Device Technology, Inc.
DSC-4876/5
uint16和unsigned int的问题
在模块化编程里面 在.c文件里定义一个函数 void LedDisplay(uint16 pBuff), 然后在.h文件里声明这个函数extern void LedDisplay(uint16 pBuff); uint16在一个头文件里定义了,这个.c文件 ......
wangdabo 51单片机
关于F28027程序求助
求F28027按键控制一路PWM程序,两个按键,一个加一个减,变化值为50,PERIOD=6000,初始计数值任意,小弟在此跪谢!443236425@qq.com...
yangxinwei9905 微控制器 MCU
【2014诺贝尔搞笑奖】
本帖最后由 qwqwqw2088 于 2014-9-20 21:49 编辑 【2014诺贝尔搞笑奖】不仅搞笑,还挺有创意的哦! 172090172091 172092172093172094172095172096 ...
qwqwqw2088 聊聊、笑笑、闹闹
基于组态和PLC控制步进电机的监控设计中EM253如何使用
关于EM253如何编程有没有人知道?急需! 我做的是用组态做一个控制界面,通过PLC控制步进电机,而PLC与电机之间还必须连一个EM253,组态界面中有速度输入,它是如何传送给步进电机的,中间的程 ......
wwp 嵌入式系统
争做一流的,专业的黄金"论坛"
和电子方面无关的,像QQ头像,做饭啊,最好不让发贴,以提高本论坛的含金量....
mqjccfku 聊聊、笑笑、闹闹
RSL10 RTE添加定时器
RTE(run-time environment) 是 MDK V5.0 之后加入的运行时环境,里面包含了遵循CMSIS Driver规范开发的常用外设驱动,如GPIO、UART、I2C、SPI、USB等,称之为RTE driver即运行时环境驱动。RTE ......
dql2016 物联网大赛方案集锦

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2357  779  2572  2123  1589  48  16  52  43  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved