电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V283L7-5BCGI8

产品描述FIFO, 32KX18, 5ns, Synchronous, CMOS, PBGA100, 11 X 11 MM, 1 MM PITCH, GREEN, BGA-100
产品类别存储    存储   
文件大小547KB,共45页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V283L7-5BCGI8概述

FIFO, 32KX18, 5ns, Synchronous, CMOS, PBGA100, 11 X 11 MM, 1 MM PITCH, GREEN, BGA-100

72V283L7-5BCGI8规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
包装说明11 X 11 MM, 1 MM PITCH, GREEN, BGA-100
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间5 ns
其他特性IT CAN ALSO BE CONFIGURED AS 64K X 9; RETRANSMIT; ASYNCHRONOUS MODE IS ALSO POSSIBLE
周期时间7.5 ns
JESD-30 代码S-PBGA-B100
长度11 mm
内存密度589824 bit
内存宽度18
功能数量1
端子数量100
字数32768 words
字数代码32000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织32KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状SQUARE
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
座面最大高度1.5 mm
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度11 mm

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™ NARROW BUS FIFO
512 x 18/1,024 x 9, 1,024 x 18/2,048 x 9
IDT72V223, IDT72V233
IDT72V243, IDT72V253
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9
IDT72V263, IDT72V273
8,192 x 18/16,384 x 9, 16,384 x 18/32,768 x 9
IDT72V283, IDT72V293
32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9
FEATURES:
Choose among the following memory organizations:
IDT72V223
512 x 18/1,024 x 9
IDT72V233
1,024 x 18/2,048 x 9
IDT72V243
2,048 x 18/4,096 x 9
IDT72V253
4,096 x 18/8,192 x 9
IDT72V263
8,192 x 18/16,384 x 9
IDT72V273
16,384 x 18/32,768 x 9
IDT72V283
32,768 x 18/65,536 x 9
IDT72V293
65,536 x 18/131,072 x 9
Functionally compatible with the IDT72V255LA/72V265LA and
IDT72V275/72V285 SuperSync FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (BGA Only)
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Pin to Pin compatible to the higher density of IDT72V2103/72V2113
Big-Endian/Little-Endian user selectable byte representation
5V tolerant inputs
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (BGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball
Grid Array (BGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the
BGA package only.
D
0
-D
n
(x9 or x18)
WEN
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
512 x 18 or 1,024 x 9
1,024 x 18 or 2,048 x 9
2,048 x 18 or 4,096 x 9
4,096 x 18 or 8,192 x 9
8,192 x 18 or 16,384 x 9
16,384 x 18 or 32,768 x 9
32,768 x 18 or 65,536 x 9
65,536 x 18 or 131,072 x 9
FLAG
LOGIC
READ POINTER
BE
IP
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
*
*
*
**
TCK
TRST
TMS
TDI
TDO
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x9 or x18)
REN
*
4666 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2014
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JULY 2014
DSC-4666/17
坛子里,谁想研究Stellaris?
大家来说说,对于Stellaris你有什么想法? 想要做什么?准备怎么弄? 咱大家可以一块弄弄~~...
soso 微控制器 MCU
请教前辈们些DSP的困惑
以前只做过一些单片机的小项目,没有接触过DSP,正好假期有些时间想自学下,除了运算速度我真的不知道它和单片机有什么区别,想请教下大神们在什么情况下不会考虑用单片机二会考虑DSP做项目,还 ......
晓寒 DSP 与 ARM 处理器
msp430产生一定带宽的正弦信号
小弟想利用msp430加上一定的外围电路设计一个能产生1k到100k左右的正弦信号,1V左右,不知该从何下手,望各位大神指点一二,刚接触430找不到头绪,谢谢~...
nerolove 微控制器 MCU
stm32f105/107usbhost
请问各位ST的大侠们,stm32f105/ 107能不能做 usb host ?各位大侠哪里有 stm32usb host的demo程序?小弟急用啊,公司拿这个考验我,做不出来就卷铺盖走人了,望各位大侠提供点帮助,感激不 ......
chenchaohua99 stm32/stm8
使用Sim300无法发送数据
我是用sim300的gprs模块,现在已经可以成功连接上网络,发送at+cipstart有ok,和connect ok的返回,但是每次只有5秒不到的时间就返回close的信息,根本就无法发送数据,请问有人知道为什么吗?...
mecerdes 嵌入式系统
电子器件识别
一、 实物识别 电子元器件的实物识别就是实物与器件名称的对应,它是电路板焊接的基础,是保证正确高效的 完成焊接的前提。只有熟练的掌握了常用元器件的识别,才可以分清楚元器件的所属 ......
一世轮回 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 591  2806  1499  1854  2812  39  57  46  36  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved