电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

L-TMXL336251BL-3

产品描述ATM/SONET/SDH SUPPORT CIRCUIT, PBGA1152, 45 X 45 MM, 2.38 MM HEIGHT, ROHS COMPLIANT, PLASTIC, BGA-1152
产品类别无线/射频/通信    电信电路   
文件大小2MB,共76页
制造商AVAGO
官网地址http://www.avagotech.com/
下载文档 详细参数 选型对比 全文预览

L-TMXL336251BL-3概述

ATM/SONET/SDH SUPPORT CIRCUIT, PBGA1152, 45 X 45 MM, 2.38 MM HEIGHT, ROHS COMPLIANT, PLASTIC, BGA-1152

L-TMXL336251BL-3规格参数

参数名称属性值
厂商名称AVAGO
包装说明BGA,
Reach Compliance Codeunknown
JESD-30 代码S-PBGA-B1152
JESD-609代码e1
长度45 mm
功能数量1
端子数量1152
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)245
认证状态Not Qualified
座面最大高度2.51 mm
标称供电电压1.5 V
表面贴装YES
电信集成电路类型ATM/SONET/SDH SUPPORT CIRCUIT
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度45 mm

L-TMXL336251BL-3文档预览

Hardware Design Guide, Revision 6
March 8, 2005
TMXL33625
Hypermapper™
Lite
622/155 Mbits/s SONET/SDH x DS3/E3
1 Introduction
The last issue of this data sheet was July 12, 2004 - Revision 5. A change history is included in
Section 13, Change History,
on page 74.
Red change bars have been installed on all text, figures, and tables that were added or changed. All changes
to the text are highlighted in red. Changes within figures, and the figure title itself, are highlighted in red, if feasible.
Formatting or grammatical changes have not been highlighted. Deleted sections, paragraphs, figures, or tables will be
specifically mentioned.
The documentation package for the TMXL33625
HypermapperLite
622/155 Mbits/s SONET/SDH x DS3/E3 system chip
consists of the following documents:
The Register Description and the
Hypermapper
Family System Design Guide. These documents are available on a pass-
word protected website.
The
HypermapperLite
Product Description and the
HypermapperLite
Hardware Design Guide (this document). These
documents are available on the public website shown below (select Mappers/MUXes).
If the reader displays this document using
Acrobat
®
Reader
®
, clicking on any blue text will bring the reader to that refer-
ence point.
To access related documents, including the documents mentioned above, please go to the following public website, or con-
tact your Agere representative (see the last page of this document).
http://www.agere.com/enterprise_metro_access/index.html
This document describes the hardware interfaces of the Agere Systems TMXL33625
HypermapperLite
device. Information
relevant to the use of the device in a board design is covered. Pin descriptions, dc electrical characteristics, timing
diagrams, ac timing parameters, packaging, and operating conditions are covered.
622/155Mb/s
High-Speed IF
Clock & Data
622/155 Mbits/s SONET/SDH
ADM Front End
LOPOH
24
DS3/E3/DS1/E1/DS0 PDH
Tributary Termination
LOPOH
FRM (x12)
x28/x21
DS1/J1/E1
A
B
C
D
W
P
8
8
CDR
CDR
TMUX-A
STSPP
A
STS
XC
A
From/To
TMUX A,B,C,D
SPEMPR x12
(3-5)
TPGM
(x4)
A
C
B
D
Clock/Sync 6
CG
8
Clock & Data
A
CDR
CDR
TMUX-B
STSPP
B
STS
XC
B
B
D
W
P
8
8
C
MRXC
VTMPR (x12)
x28/x21
System
Interfaces
168
A
B
C
Clock/Sync 6
SPEMPR x12
(0-2)
(x24) DS3/E3
(x12) STS-1
96
A
C
B
D
Clock & Data
A
CDR
CDR
TMUX-C
STSPP
C
STS
XC
C
B
D
3
W
P
8
8
C
D
DS1/J1/E1
VT/TU
DS3/E3
(x12) NSMI
(x12) STS-1
(Total of 3 STS-1
max/partition)
Partitions A, B, C, and
D are totally separate
and cannot be intercon-
nected internally. For
example, a DS1 out of a
VTMPR from partition
A, cannot be sent to the
MRXC of partition B.
Clock/Sync 6
STS1LT x12
E13 MUX
(x12)
A
C
B
D
M13 MUX
(x12)
A
C
B
D
1
3
1
Clock & Data
W
P
8
8
A
CDR
CDR
TMUX-D
JTAG
A
STSPP
D
STS
XC
D
MCDR
B
C
48
Mate Interconnect
(x12)
B
D
C
DS1/E1 DJA
x28/x21 (x12)
A
C
B
D
24
4
TOAC
24
DS3/E3 DJA
x6 (x4)
A
C
B
D
Power & GND
pins not shown
Clock/Sync 6
A B C D
D
MPU
64
Miscellaneous
6
JTAG IF
57
MPU IF
CS
A,B,C,D
DS1XCLK,
E1XCLK
2
DS3XCLK,
E3XCLK
020605
POAC
Figure 1-1.
HypermapperLite
Block Diagram and High-Level Interface Definition
TMXL33625
HypermapperLite
622/155 Mbits/s SONET/SDH x DS3/E3
Hardware Design Guide, Revision 6
April 5, 2005
Table of Contents
Contents
Page
1 Introduction ........................................................................................................................................................................1
2 Pin Information ...................................................................................................................................................................6
2.1 Ball Diagram ................................................................................................................................................................6
2.2 Pin Assignments ..........................................................................................................................................................7
2.3 Pin Matrix ...................................................................................................................................................................20
2.4 Pin Types ...................................................................................................................................................................24
2.5 Pin Definitions ............................................................................................................................................................25
3 Operating Condidtions and Reliability ..............................................................................................................................43
3.1 Absolute Maximum Ratings .......................................................................................................................................43
3.2 Recommended Operating Conditions .......................................................................................................................43
3.3 Handling Precautions ................................................................................................................................................43
3.4 Thermal Parameters (Definitions and Values) ...........................................................................................................44
3.5 Reliability ...................................................................................................................................................................45
3.6 Recommended Powerup Sequence ..........................................................................................................................45
3.7 Power Consumption ..................................................................................................................................................46
4 Electrical Characteristics .................................................................................................................................................47
4.1 LVCMOS Interface Characteristics ............................................................................................................................47
4.2 LVDS Interface Characteristics .................................................................................................................................49
5 Timing ..............................................................................................................................................................................50
5.1 TMUX High-Speed Interface Timing ..........................................................................................................................50
5.2 THSSYNC Characteristics .........................................................................................................................................51
5.3 STS-3/STM-1 Mate Interconnect Timing ...................................................................................................................53
5.4 TOAC, POAC, and LOPOH Timing ...........................................................................................................................54
5.5 DS3/E3/STS-1 Timing ...............................................................................................................................................55
5.6 NSMI Timing ..............................................................................................................................................................56
6 Reference Clocks ............................................................................................................................................................59
7 Microprocessor Interface Timing .....................................................................................................................................63
7.1 Synchronous Write Mode ..........................................................................................................................................63
7.2 Synchronous Read Mode ..........................................................................................................................................65
7.3 Asynchronous Write Mode ........................................................................................................................................66
7.4 Asynchronous Read Mode ........................................................................................................................................68
7.5 Accessing the Same Register Sequentially Across Multiple Partitions. .....................................................................69
8 Other Timing ....................................................................................................................................................................70
9 Hardware Design File References ...................................................................................................................................70
10 1152-Pin PBGA6 Diagrams ............................................................................................................................................71
11 Ordering Information ......................................................................................................................................................72
12 Glossary .........................................................................................................................................................................73
13 Change History ...............................................................................................................................................................74
13.1 Navigating Through an Adobe Acrobat Document .................................................................................................74
14 Appendix ........................................................................................................................................................................75
14.1 Input Capacitances .................................................................................................................................................75
2
Agere Systems Inc.
Hardware Design Guide, Revision 6
April 5, 2005
TMXL33625
HypermapperLite
622/155 Mbits/s SONET/SDH x DS3/E3
Tables of Contents
(continued)
Tables
Page
Table 2-1. Pin Assignments....................................................................................................................................................7
Table 2-2. Pin Matrix ............................................................................................................................................................20
Table 2-3. Pin Types ............................................................................................................................................................24
Table 2-4. TMUX Blocks, High-Speed Interface I/O.............................................................................................................25
Table 2-5. TMUX Blocks, Protection Link I/O .......................................................................................................................27
Table 2-6. TMUX Blocks, Clock and Sync I/O......................................................................................................................28
Table 2-7. STS Cross Connect (STSXC) Blocks, STS-3/STM-1 Mate Interconnect............................................................29
Table 2-8. Multirate Cross Connect (MRXC) Blocks, TOAC Input and Output Channels ....................................................30
Table 2-9. Multirate Cross Connect (MRXC) Blocks, POAC Input and Output Channels ....................................................31
Table 2-10. DS3/E3/STS-1 Out ............................................................................................................................................32
Table 2-11. DS3/E3/STS-1 In...............................................................................................................................................33
Table 2-12. NSMI/STS-1 In ..................................................................................................................................................34
Table 2-13. NSMI/STS-1 Out ...............................................................................................................................................35
Table 2-14. Reference Clocks ..............................................................................................................................................36
Table 2-15. Low-Order Path Overhead Access, Transmit Direction ....................................................................................36
Table 2-16. Low-Order Path Overhead Access, Receive Direction .....................................................................................37
Table 2-17. Clock Generator ................................................................................................................................................37
Table 2-18. Microprocessor Interface...................................................................................................................................38
Table 2-19. Boundary Scan (IEEE
®
1149.1) ........................................................................................................................39
Table 2-20. General-Purpose Interface ................................................................................................................................40
Table 2-21. CDR Interface....................................................................................................................................................40
Table 2-22. Analog Power and Ground Signals ...................................................................................................................41
Table 2-23. Digital Power and Ground Signals ....................................................................................................................42
Table 2-24. No Connects......................................................................................................................................................42
Table 3-1. Absolute Maximum Ratings.................................................................................................................................43
Table 3-2. Recommended Operating Conditions .................................................................................................................43
Table 3-3. ESD Tolerance ....................................................................................................................................................43
Table 3-4. Thermal Parameter Values .................................................................................................................................44
Table 3-5. Reliability Data ....................................................................................................................................................45
Table 3-6. Moisture Sensitivity Level....................................................................................................................................45
Table 3-7. Typical Power Consumption Per Block ...............................................................................................................46
Table 4-1. LVCMOS Input Specifications 1 ..........................................................................................................................47
Table 4-2. LVCMOS Input Specifications 2 ..........................................................................................................................47
Table 4-3. LVCMOS Input Specifications 3 ..........................................................................................................................47
Table 4-4. LVCMOS Output Specifications ..........................................................................................................................48
Table 4-5. LVCMOS Bidirectional Specifications .................................................................................................................48
Table 4-6. LVDS Interface dc Characteristics ......................................................................................................................49
Table 5-1. High-Speed Interface Input Specifications ..........................................................................................................50
Table 5-2. Protection Link Input Specifications ....................................................................................................................50
Table 5-3. High-Speed Interface Output Specifications .......................................................................................................51
Table 5-4. Protection Link Output Specifications..................................................................................................................51
Table 5-5. STS-3/STM-1 Mate Interconnect Input Specifications ........................................................................................53
Table 5-6. STS-3/STM-1 Mate Interconnect Output Specifications......................................................................................53
Table 5-7. TOAC and POAC and LOPOH Input Specifications ...........................................................................................54
Table 5-8. TOAC and POAC and LOPOH Output Specifications.........................................................................................54
Table 5-9. DS3/E3 Input Specifications................................................................................................................................55
Table 5-10. STS-1 Input Specifications ................................................................................................................................55
Table 5-11. DS3/E3/STS-1 Output Specifications................................................................................................................55
Table 5-12. NSMI Input Specifications .................................................................................................................................58
Table 5-13. NSMI Output Specifications ..............................................................................................................................58
Table 6-1. High-Speed Interface Input Clocks Specifications ..............................................................................................59
Table 6-2. Protection Link Input Clock Specifications ..........................................................................................................59
Table 6-3. DS3/E3/STS-1 Input Clocks Specifications.........................................................................................................59
Table 6-4. DS1/E1 DJA Input Clocks Specifications ............................................................................................................59
Table 6-5. DS3/E3 DJA Input Clocks Specifications ............................................................................................................60
Agere Systems Inc.
3
TMXL33625
HypermapperLite
622/155 Mbits/s SONET/SDH x DS3/E3
Hardware Design Guide, Revision 6
April 5, 2005
Table of Contents
(continued)
Tables
Page
Table 6-6. LOPOH Input Clock Specifications......................................................................................................................60
Table 6-7. Microprocessor Interface Input Clocks Specifications.........................................................................................60
Table 6-8. PLL Input Clock Specifications............................................................................................................................60
Table 6-9. High-Speed Interface Output Clocks Specifications............................................................................................60
Table 6-10. Protection Link Output Clocks Specifications....................................................................................................60
Table 6-11. Line Timing Interface Output Clocks Specifications ..........................................................................................60
Table 6-12. TOAC Output Clocks Specifications..................................................................................................................61
Table 6-13. POAC Output Clocks Specifications .................................................................................................................61
Table 6-14. DS3/E3/STS-1 Output Clocks Specifications ....................................................................................................61
Table 6-15. LOPOH Output Clock Specifications.................................................................................................................62
Table 6-16. PLL Output Clocks Specifications .....................................................................................................................62
Table 6-17. NSMI Input/Output Clocks Specifications..........................................................................................................62
Table 7-1. Microprocessor Interface Synchronous Write Cycle Specifications ....................................................................64
Table 7-2. Microprocessor Interface Synchronous Read Cycle Specifications ....................................................................65
Table 7-3. Microprocessor Interface Asynchronous Write Cycle Specifications ..................................................................67
Table 7-4. Microprocessor Interface Asynchronous Read Cycle Specifications ..................................................................69
Table 8-1. General-Purpose Input Specifications.................................................................................................................70
Table 8-2. Miscellaneous Output Specifications...................................................................................................................70
Table 8-3. General-Purpose Output Specifications ..............................................................................................................70
Table 11-1. Ordering Information .........................................................................................................................................72
Table 13-1. Document Changes...........................................................................................................................................74
Table 14-1. Input Capacitances for Specific LVCMOS Input Pins (Specification 1).............................................................75
Table 14-2. Input Capacitances for Specific LVCMOS Input Pins (Specification 2)............................................................75
Table 14-3. Input Capacitances for Specific LVCMOS Input Pins (Specification 3)............................................................75
4
Agere Systems Inc.
Hardware Design Guide, Revision 6
April 5, 2005
TMXL33625
HypermapperLite
622/155 Mbits/s SONET/SDH x DS3/E3
Table of Contents
(continued)
Figures
Page
Figure 1-1. HypermapperLite Block Diagram and High-Level Interface Definition .................................................................1
Figure 2-1. HypermapperLite Pin-Package Diagram (Top View) ...........................................................................................6
Figure 5-1. TMUX LVDS Signal Rise/Fall Timing.................................................................................................................50
Figure 5-2. TMUX LVDS Clock and Data Timing .................................................................................................................50
Figure 5-3. THSSYNC Timing Diagram (MPU_MASTER_SLAVE = 1)................................................................................51
Figure 5-4. THSSYNC Timing Diagram (MPU_MASTER_SLAVE = 0)................................................................................51
Figure 5-5. THSSYNC Timing Diagram for Synchronized VTs ............................................................................................52
Figure 5-6. Relationship Between THSSYNC and THSD ....................................................................................................52
Figure 5-7. STS-3/STM-1 Mate Rise/Fall Timing .................................................................................................................53
Figure 5-8. STS-3/STM-1 Mate Clock and Data Timing.......................................................................................................53
Figure 5-9. TOAC, POAC Timing .........................................................................................................................................54
Figure 5-10. LOPOH Timing.................................................................................................................................................54
Figure 5-11. DS3/E3 Interface Diagram in M13/E13 Block ..................................................................................................55
Figure 5-12. NSMI Clock and Data Timing for the STS-1 Mode ..........................................................................................56
Figure 5-13. NSMI Clock and Data Diagram for SPEMPR NSMI Mode...............................................................................56
Figure 5-14. NSMI Clock and Data Diagram for M13 NSMI Mode (NSMI <---> M13 <---> DS3 External I/O).....................57
Figure 5-15. NSMI Clock and Data Diagram for E13 NSMI Mode 1 (NSMI <---> E13 <---> E3 External I/O)......................57
Figure 5-16. NSMI Clock and Data Diagram for E13 NSMI Mode 2 (NSMI <--> E13 <--> SPEMPR <--> STM-N) .............58
Figure 7-1. Microprocessor Interface Synchronous Write Cycle (MPMODE = 1).................................................................63
Figure 7-2. Microprocessor Interface Synchronous Read Cycle (MPMODE = 1) ................................................................65
Figure 7-3. Microprocessor Interface Asynchronous Write Cycle (MPMODE = 0)...............................................................66
Figure 7-4. Microprocessor Interface Asynchronous Read Cycle (MPMODE = 0)...............................................................68
Figure 10-1. 1152-Pin PBGA6 Physical Dimensions............................................................................................................71
Agere Systems Inc.
5

L-TMXL336251BL-3相似产品对比

L-TMXL336251BL-3 TMXL336251BL-21 TMXL336251BL-3
描述 ATM/SONET/SDH SUPPORT CIRCUIT, PBGA1152, 45 X 45 MM, 2.38 MM HEIGHT, ROHS COMPLIANT, PLASTIC, BGA-1152 ATM/SONET/SDH SUPPORT CIRCUIT, PBGA1152, 45 X 45 MM, 2.38 MM HEIGHT, PLASTIC, BGA-1152 ATM/SONET/SDH SUPPORT CIRCUIT, PBGA1152, 45 X 45 MM, 2.38 MM HEIGHT, PLASTIC, BGA-1152
厂商名称 AVAGO AVAGO AVAGO
包装说明 BGA, BGA, BGA1152,34X34,50 BGA,
Reach Compliance Code unknown compliant compliant
JESD-30 代码 S-PBGA-B1152 S-PBGA-B1152 S-PBGA-B1152
长度 45 mm 45 mm 45 mm
功能数量 1 1 1
端子数量 1152 1152 1152
最高工作温度 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA BGA
封装形状 SQUARE SQUARE SQUARE
封装形式 GRID ARRAY GRID ARRAY GRID ARRAY
峰值回流温度(摄氏度) 245 225 NOT SPECIFIED
认证状态 Not Qualified Not Qualified Not Qualified
座面最大高度 2.51 mm 2.51 mm 2.51 mm
标称供电电压 1.5 V 1.5 V 1.5 V
表面贴装 YES YES YES
电信集成电路类型 ATM/SONET/SDH SUPPORT CIRCUIT ATM/SONET/SDH SUPPORT CIRCUIT ATM/SONET/SDH SUPPORT CIRCUIT
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子形式 BALL BALL BALL
端子节距 1.27 mm 1.27 mm 1.27 mm
端子位置 BOTTOM BOTTOM BOTTOM
处于峰值回流温度下的最长时间 40 30 NOT SPECIFIED
宽度 45 mm 45 mm 45 mm
JESD-609代码 e1 e0 -
端子面层 TIN SILVER COPPER TIN LEAD -
请问哪位大侠有用2450的camif接收cmmb信号并播放的经验
思路是这样的:camif可以接收656信号,cmmb信号也是656格式的,通过camif的P或者C通道接收可以实现播放。我现在从通道中收到的数据有问题,显示出来是绿色不成图像的。 我估计SFR的设置不对 ......
kevinliu 嵌入式系统
省50(最后4个名额):购STM32WB Nucleo蓝牙套件(含USB Dongle)
近期有购买计划的网友,可>>点击进入《e选》优惠产品列表,看看有没有自己需要的,列表里大于200元的产品,均可获取100元优惠机会。下面又给大家找了一个也许需要的开发套件。 54344 ......
nmg 无线连接
【TI资料】TI旋转电机-更智能,更安全,更绿色
本帖最后由 dontium 于 2015-1-23 11:46 编辑 来自于,电机驱动业务部门Gem Li 市场销售经理 电机驱动基础知识,仅供初步学习~~~欢迎下载分享~~~:victory: 90402 ...
德州仪器 模拟与混合信号
【Atmel SAM R21】SERCOM!SERCOM!
本帖最后由 ljj3166 于 2014-12-20 17:06 编辑 最早在浏览R21数据手册的时候 就注意到了SERCOM这么个玩意儿 目前的理解,类似于端口复用 这种模块其实很多厂家不同内核的单片机都有,STM ......
ljj3166 Microchip MCU
AMC7150
316065用这个AMC7150驱动1W,3W的灯珠,焊接后接上电源那个芯片发烫,这个原理图应该是没有问题的,3W灯珠打算让他通过600mA的电流 ...
井子92 传感器
请教版主关于STLINK下载问题
我用的IAR5.3和三合一板子上STLINK,调试STM32F103RBT6芯片,前些天调试仿真还都挺好,但从昨天开始,代码不能下载仿真了,显示 下载 (27.69 KB) 2010-5-26 13:21 警告 ......
jielii stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2675  2325  2676  275  365  56  34  46  43  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved