电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT70V19L20PFGI

产品描述Dual-Port SRAM, 128KX9, 20ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小154KB,共17页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 选型对比 全文预览

IDT70V19L20PFGI概述

Dual-Port SRAM, 128KX9, 20ns, CMOS, PQFP100, TQFP-100

IDT70V19L20PFGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明TQFP-100
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间20 ns
JESD-30 代码S-PQFP-G100
JESD-609代码e3
长度14 mm
内存密度1179648 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度9
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX9
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm

IDT70V19L20PFGI文档预览

HIGH-SPEED 3.3V
128K x 9 DUAL-PORT
STATIC RAM
Features
True Dual-Ported memory cells which allow simultaneous
access of the same memory location
High-speed access
– Commercial: 15/20ns (max.)
– Industrial: 20ns (max.)
Low-power operation
– IDT70V19L
Active: 440mW (typ.)
Standby: 660µW (typ.)
Dual chip enables allow for depth expansion without
external logic
IDT70V19 easily expands data bus width to 18 bits or
more using the Master/Slave select when cascading more
than one device
IDT70V19L
M/S = V
IH
for
BUSY
output flag on Master,
M/S = V
IL
for
BUSY
input on Slave
Busy and Interrupt Flags
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
LVTTL-compatible, single 3.3V (±0.3V) power supply
Available in a 100-pin TQFP
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Functional Block Diagram
R/W
L
CE
0L
CE
1L
OE
L
R/W
R
CE
0R
CE
1R
OE
R
I/O
0-8L
I/O
Control
(1,2)
I/O
Control
I/O
0-8R
(1,2)
BUSY
L
A
16L
A
0L
BUSY
R
128Kx9
MEMORY
ARRAY
70V19
17
17
Address
Decoder
Address
Decoder
A
16R
A
0R
CE
0L
CE
1L
OE
L
R/W
L
SEM
L
(2)
INT
L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
0R
CE
1R
OE
R
R/W
R
SEM
R
(2)
INT
R
4853 drw 01
M/S
(1)
NOTES:
1.
BUSY
is an input as a Slave (M/S=V
IL
) and an output when it is a Master (M/S=V
IH
).
2.
BUSY
and
INT
are non-tri-state totem-pole outputs (push-pull).
SEPTEMBER 2003
DSC-4853/4
1
©2003 Integrated Device Technology, Inc.
IDT70V19L
High-Speed 3.3V 128K x 9 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Description
The IDT70V19 is a high-speed 128K x 9 Dual-Port Static RAM.
The IDT70V19 is designed to be used as a stand-alone 1152K-bit
Dual-Port RAM or as a combination MASTER/SLAVE Dual-Port RAM
for 18-bit-or-more word system. Using the IDT MASTER/SLAVE Dual-
Port RAM approach in 18-bit or wider memory system applications
results in full-speed, error-free operation without the need for addi-
tional discrete logic.
This device provides two independent ports with separate control,
address, and I/O pins that permit independent, asynchronous access
for reads or writes to any location in memory. An automatic power
down feature controlled by the chip enables (either
CE
0
or CE
1
)
permit the on-chip circuitry of each port to enter a very low standby
power mode.
Fabricated using IDT’s CMOS high-performance technology,
these devices typically operate on only 440mW of power.
The IDT70V19 is packaged in a 100-pin Thin Quad Flatpack
(TQFP).
Pin Configurations
(1,2,3)
Index
NC
NC
A
7L
A
8L
A
9L
A
10L
A
11L
A
12L
A
13L
A
14L
A
15L
A
16L
Vcc
NC
NC
NC
NC
CE
0L
CE
1L
SEM
L
R/W
L
OE
L
GND
NC
NC
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76
1
75
2
74
3
73
72
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
NC
NC
A
6L
A
5L
A
4L
A
3L
A
2L
A
1L
A
0L
NC
INT
L
BUSY
L
GND
M/S
BUSY
R
INT
R
A
0R
A
1R
A
2R
A
3R
A
4R
A
5R
A
6R
NC
NC
IDT70V19PF
PN100-1
(4)
100-Pin TQFP
Top View
(5)
51
25
26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
NC
NC
A
7R
A
8R
A
9R
A
10R
A
11R
A
12R
A
13R
A
14R
A
15R
A
16R
GND
NC
NC
NC
NC
CE
0R
CE
1R
SEM
R
R/W
R
OE
R
GND
GND
NC
4853 drw 02
NOTES:
1. All Vcc pins must be connected to power supply.
2. All GND pins must be connected to ground.
3. Package body is approximately 14mm x 14mm x 1.4mm.
4. This package code is used to reference the package diagram.
5. This text does not indicate orientation of the actual part-marking.
GND
I/O
8L
I/O
7L
I/O
6L
I/O
5L
I/O
4L
I/O
3L
I/O
2L
GND
I/O1
L
I/O
0L
Vcc
GND
I/O
0R
I/O
1R
I/O
2R
Vcc
I/O
3R
I/O
4R
I/O
5R
I/O
6R
I/O
7R
I/O
8R
NC
NC
2
IDT70V19L
High-Speed 3.3V 128K x 9 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Pin Names
Left Port
CE
0L
, CE
1L
R/W
L
OE
L
A
0L
- A
16L
I/O
0L
- I/O
8L
SEM
L
INT
L
BUSY
L
Right Port
CE
0R
, CE
1R
R/W
R
OE
R
A
0R
- A
16R
I/O
0R
- I/O
8R
SEM
R
INT
R
BUSY
R
M/S
V
CC
GND
Names
Chip Enables
Read/Write Enable
Output Enable
Address
Data Input/Output
Semaphore Enable
Interrupt Flag
Busy Flag
Master or Slave Select
Power
Ground
4853 tbl 01
Absolute Maximum Ratings
(1)
Symbol
V
TERM
(2)
Rating
Terminal Voltage
with Respect
to GND
Temperature
Under Bias
Storage
Temperature
DC Output
Current
Commercial
& Industrial
-0.5 to +4.6
Unit
V
Recommended DC Operating
Conditions
Symbol
V
CC
GND
Parameter
Supply Voltage
Ground
Input High Voltage
Input Low Voltage
Min.
3.0
0
2.0
-0.3
(1)
Typ.
3.3
0
____
Max.
3.6
0
V
CC
+0.3
(2)
0.8
Unit
V
V
V
V
4853 tbl 04
T
BIAS
T
STG
I
OUT
-55 to +125
-65 to +150
50
o
C
C
V
IH
V
IL
o
____
mA
4853 tbl 02
NOTES:
1. V
IL
> -1.5V for pulse width less than 10ns.
2. V
TERM
must not exceed Vcc + 0.3V.
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated in
the operational sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect reliability.
2. V
TERM
must not exceed Vcc + 0.3V for more than 25% of the cycle time or 10ns
maximum, and is limited to < 20mA for the period of V
TERM
> Vcc + 0.3V.
Capacitance
(1)
Symbol
C
IN
C
OUT
Parameter
Input Capacitance
(T
A
= +25°C, f = 1.0MHz)
Conditions
(2)
V
IN
= 3dV
V
OUT
= 3dV
Max.
9
10
Unit
pF
pF
4853 tbl 05
Output Capacitance
Maximum Operating Temperature
and Supply Voltage
Grade
Commercial
Industrial
Ambient
Temperature
(1)
0
O
C to +70
O
C
-40
O
C to +85
O
C
GND
0V
0V
Vcc
3.3V
+
0.3V
3.3V
+
0.3V
4853 tbl 03
NOTES:
1. This parameter is determined by device characterization but is not produc-
tion tested.
2. 3dV represents the interpolated capacitance when the input and output signals
switch from 0V to 3V or from 3V to 0V.
NOTE:
1. This is the parameter T
A
. This is the "instant on" case temperature.
3
IDT70V19L
High-Speed 3.3V 128K x 9 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
Truth Table I – Chip Enable
(1,2)
CE
CE
0
V
IL
L
< 0.2V
V
IH
H
X
>V
CC
-0.2V
X
(3)
CE
1
Mode
Port Selected (TTL Active)
Port Selected (CMOS Active)
Port Deselected (TTL Inactive)
Port Deselected (TTL Inactive)
Port Deselected (CMOS Inactive)
Port Deselected (CMOS Inactive)
4853 tbl 06
V
IH
>V
CC
-0.2V
X
V
IL
X
(3)
<0.2V
NOTES:
1. Chip Enable references are shown above with the actual
CE
0
and CE
1
levels;
CE
is a reference only.
2. 'H' = V
IH
and 'L' = V
IL
.
3. CMOS standby requires 'X' to be either < 0.2V or >V
CC
-0.2V.
Truth Table II – Non-Contention Read/Write Control
Inputs
(1)
CE
(2)
H
L
L
X
R/W
X
L
H
X
OE
X
X
L
H
SEM
H
H
H
X
Outputs
I/O
0-8
High-Z
DATA
IN
DATA
OUT
High-Z
Deselected: Power-Down
Write to Memory
Read Memory
Outputs Disabled
4853 tbl 07
Mode
NOTES:
1. A
0L
— A
16L
A
0R
— A
16R
2. Refer to Truth Table I - Chip Enable.
Truth Table III – Semaphore Read/Write Control
(1)
Inputs
CE
(2)
H
H
L
R/W
H
X
OE
L
X
X
SEM
L
L
L
Outputs
I/O
0-8
DATA
OUT
DATA
IN
______
Mode
Read Semaphore Flag Data Out
Write I/O
0
into Semaphore Flag
Not Allowed
4853 tbl 08
NOTES:
1. There are eight semaphore flags written to I/O
0
and read from all the I/Os (I/O
0
-I/O
8
). These eight semaphore flags are addressed by A
0
-A
2
.
2. Refer to Truth Table I -
Chip Enable
.
4
IDT70V19L
High-Speed 3.3V 128K x 9 Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
DC Electrical Characteristics Over the Operating
Temperature and Supply Voltage Range
(V
CC
= 3.3V ± 0.3V)
70V19L
Symbol
|I
LI
|
|I
LO
|
V
OL
V
OH
Parameter
Input Leakage Current
(1)
Output Leakage Current
Output Low Voltage
Output High Voltage
Test Conditions
V
CC
= 3.6V, V
IN
= 0V to V
CC
CE
(2)
= V
IH
, V
OUT
= 0V to V
CC
I
OL
= +4mA
I
OH
= -4mA
Min.
___
Max.
5
5
0.4
___
Unit
µA
µA
V
V
4853 tbl 09
___
___
2.4
NOTES:
1. At Vcc
<
2.0V, input leakages are undefined.
2. Refer to Truth Table I -
Chip Enable.
DC Electrical Characteristics Over the Operating
Temperature and Supply Voltage Range
(5)
(V
CC
= 3.3V ± 0.3V)
70V19L15
Com'l Only
Symbol
I
CC
Parameter
Dynamic Operating
Current
(Both Ports Active)
Standby Current
(Both Ports - TTL Level
Inputs)
Standby Current
(One Port - TTL Level
Inputs)
Full Standby Current
(Both Ports - All CMOS
Level Inputs)
Full Standby Current
(One Port - All CMOS
Level Inputs)
Test Condition
CE
= V
IL
, Outputs Disabled
SEM
= V
IH
f = f
MAX
(2)
CE
L
=
CE
R
= V
IH
SEM
R
=
SEM
L
= V
IH
f = f
MAX
(2)
CE
"A"
= V
IL
and
CE
"B"
= V
IH
(4)
Active Port Outputs Disabled,
f=f
MAX
(2)
,
SEM
R
=
SEM
L
= V
IH
Both Ports
CE
L
and
CE
R
> V
CC
- 0.2V,
V
IN
> V
CC
- 0.2V or V
IN
< 0.2V, f = 0
(3)
SEM
R
=
SEM
L
> V
CC
- 0.2V
CE
"A"
< 0.2V and
CE
"B"
> V
CC
- 0.2V
(4)
,
SEM
R
=
SEM
L
> V
CC
- 0.2V,
V
IN
> V
CC
- 0.2V or V
IN
< 0.2V,
Active Port Outp uts Disabled , f = f
MAX
(2)
Version
COM'L
IND
COM'L
IND
COM'L
IND
COM'L
IND
COM'L
IND
L
L
L
L
L
L
L
L
L
L
Typ.
(1)
145
---
40
---
100
---
0.2
---
95
---
Max.
235
---
70
---
155
---
3.0
---
150
---
70V19L20
Com'l
& Ind
Typ.
(1)
135
135
35
35
90
90
0.2
0.2
90
90
Max.
205
220
55
65
140
150
3.0
3.0
135
145
4853 tbl 10
Unit
mA
I
SB1
mA
I
SB2
mA
I
SB3
mA
I
SB4
mA
NOTES:
1. V
CC
= 3.3V, T
A
= +25°C, and are not production tested. I
CCDC
= 90mA (Typ.)
2. At f = f
MAX
,
address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/t
RC,
and using “AC Test Conditions" of input levels of GND
to 3V.
3. f = 0 means no address or control lines change.
4. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
5. Refer to Truth Table I - Chip Enable.
5

IDT70V19L20PFGI相似产品对比

IDT70V19L20PFGI IDT70V19L15PFG IDT70V19L20PFG IDT70V19L15PF9 IDT70V19L20PF9
描述 Dual-Port SRAM, 128KX9, 20ns, CMOS, PQFP100, TQFP-100 Dual-Port SRAM, 128KX9, 15ns, CMOS, PQFP100, TQFP-100 Dual-Port SRAM, 128KX9, 20ns, CMOS, PQFP100, TQFP-100 Dual-Port SRAM, 128KX9, 15ns, CMOS, PQFP100, 14 X 14 MM, 1.40 MM HEIGHT, TQFP-100 Dual-Port SRAM, 128KX9, 20ns, CMOS, PQFP100, 14 X 14 MM, 1.40 MM HEIGHT, TQFP-100
是否无铅 不含铅 不含铅 不含铅 含铅 含铅
是否Rohs认证 符合 符合 符合 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QFP QFP QFP QFP QFP
包装说明 TQFP-100 TQFP-100 TQFP-100 14 X 14 MM, 1.40 MM HEIGHT, TQFP-100 14 X 14 MM, 1.40 MM HEIGHT, TQFP-100
针数 100 100 100 100 100
Reach Compliance Code compliant compliant compliant not_compliant not_compliant
ECCN代码 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
最长访问时间 20 ns 15 ns 20 ns 15 ns 20 ns
JESD-30 代码 S-PQFP-G100 S-PQFP-G100 S-PQFP-G100 S-PQFP-G100 S-PQFP-G100
JESD-609代码 e3 e3 e3 e0 e0
长度 14 mm 14 mm 14 mm 14 mm 14 mm
内存密度 1179648 bit 1179648 bit 1179648 bit 1179648 bit 1179648 bit
内存集成电路类型 DUAL-PORT SRAM DUAL-PORT SRAM DUAL-PORT SRAM DUAL-PORT SRAM DUAL-PORT SRAM
内存宽度 9 9 9 9 9
湿度敏感等级 3 3 3 3 3
功能数量 1 1 1 1 1
端子数量 100 100 100 100 100
字数 131072 words 131072 words 131072 words 131072 words 131072 words
字数代码 128000 128000 128000 128000 128000
工作模式 ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
最高工作温度 85 °C 70 °C 70 °C 70 °C 70 °C
组织 128KX9 128KX9 128KX9 128KX9 128KX9
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LFQFP LFQFP LFQFP LFQFP LFQFP
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 260 260 260 240 240
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 MATTE TIN MATTE TIN MATTE TIN TIN LEAD TIN LEAD
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.5 mm 0.5 mm 0.5 mm 0.5 mm 0.5 mm
端子位置 QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 20 20
宽度 14 mm 14 mm 14 mm 14 mm 14 mm
FPGA 3G数据传输项目探讨
本人要做一个3G数据传输的项目,在网上找资料时发现基本上都是用ARM+LINUX做的,用FPGA做的比较少,相关资料也比较少。研究了两天,大致想了下方案,现在有几个问题和大家讨论下。 1.3G模块打 ......
pplcyls FPGA/CPLD
[求助]关于用GPRS终端与我的电脑通信的问题
大家好,请教个问题~ 打算用ARM+GPRS模块做个终端,欲让它与我的电脑通信,现在有如下问题: 我电脑是ADSL上网的,ipconfig显示IP为192.168.0.xx; 在www.ip138.com上显示的我的公网IP是125.3 ......
quwer 嵌入式系统
uwb无线定位应用
工业生产自动化★ iLocateTM生产可视化系统是采用超宽带射频技术构建的实时定位系统(RTLS)。该系统具有高速率、低功耗、抗干扰的特点,并能够在传统的应用环境中达到15cm的3D定位精度。在现代 ......
sanjinufo 无线连接
天楹(上海)光电科技有限公司急聘!!
天楹(上海)光电科技有限公司急聘以下岗位:岗位名称:测试技术员具体要求:1、协助测试工程师完成指定的测试项目;2、对测试结果进行记录并填写测试记录表;3、对测试设备和测试场地进行日常 ......
ledjobs 求职招聘
电机控制和上位机连接
各位大哥,小弟现在做DSP的电机控制,现在想通过上位机实现对电机的控制,并且设计虚拟示波器,采集波形,看了些VB的知识,了解太少,实在是不知道怎么学了。 求指导,这方面东西应该怎么学呢 ......
studyking 电机控制
MSP430G2553
/************************************************* *功能:利用74LS148输出产生对应中断,并返回相应的值 *IO口设置:设置P1.0-P1.2对应74LS148的A0,A1,A2口 *输出字符为7种 ********* ......
枫叶之星98 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2545  2569  1127  2670  1344  13  6  10  52  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved