电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TSXPC603EVAU/T2LL

产品描述RISC Microprocessor, 32-Bit, 80MHz, CMOS, CQFP240, CERAMIC, QFP-240
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小632KB,共38页
制造商Atmel (Microchip)
下载文档 详细参数 全文预览

TSXPC603EVAU/T2LL概述

RISC Microprocessor, 32-Bit, 80MHz, CMOS, CQFP240, CERAMIC, QFP-240

TSXPC603EVAU/T2LL规格参数

参数名称属性值
厂商名称Atmel (Microchip)
零件包装代码QFP
包装说明FQFP,
针数240
Reach Compliance Codeunknown
ECCN代码3A001.A.3
地址总线宽度32
位大小32
边界扫描YES
最大时钟频率66.67 MHz
外部数据总线宽度64
格式FLOATING POINT
集成缓存YES
JESD-30 代码S-CQFP-G240
长度31 mm
低功率模式YES
端子数量240
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码FQFP
封装形状SQUARE
封装形式FLATPACK, FINE PITCH
认证状态Not Qualified
座面最大高度4.15 mm
速度80 MHz
最大供电电压3.465 V
最小供电电压3.135 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
宽度31 mm
uPs/uCs/外围集成电路类型MICROPROCESSOR, RISC

文档预览

下载PDF文档
TSPC603E
PowerPC 603e™ RISC MICROPROCESSOR Family
PID6-603e Specification
DESCRIPTION
The PID6-603e implementation of PC603e (after named 603e)
is a low-power implementation of reduced instruction set com-
puter (RISC) microprocessors PowerPC™ family. The 603e
implements 32-bit effective addresses, integer data types of 8,
16 and 32 bits, and floating-point data types of 32 and 64 bits.
The 603e is a low-power 3.3-volt design and provides four soft-
ware controllable power-saving modes.
The 603e is a superscalar processor capable of issuing and
retiring as many as three instructions per clock. Instructions
can execute out of order for increased performance ; however,
the 603e makes completion appear sequential. The 603e inte-
grates five execution units and is able to execute five instruc-
tions in parallel.
The 603e provides independent on-chip, 16-Kbyte, four-way
set-associative, physically addressed caches for instructions
and data and on-chip instruction and data memory manage-
ment units (MMUs). The MMUs contain 64-entry, two-way set-
associative, data and instruction translation lookaside buffers
that provide support for demand-paged virtual memory
address translation and variable-sized block translation.
The 603e has a selectable 32 or 64-bit data bus and a 32-bit
address bus. The 603e interface protocol allows multiple mas-
ters to complete for system resources through a central exter-
nal arbiter. The 603e supports single-beat and burst data
transfers for memory accesses, and supports memory-
mapped I/O.
The 603e uses an advanced, 3.3-V CMOS process technology
and maintains full interface compatibility with TTL devices.
The 603e integrates in system testability and debugging fea-
tures through JTAG boundary-scan capability.
CERQUAD 240
A suffix
CERQUAD 240
Ceramic Leaded Chip Carrier
MAIN FEATURES
H
2.4 SPECint95, 2.1 SPECfp95 @ 100 MHz (estimated)
H
Superscalar (3 instructions per clock peak).
H
Dual 16KB caches.
H
Selectable bus clock.
H
32-bit compatibility PowerPC implementation.
H
On chip debug support.
H
P
D
typical = 3.2 Watts (100 MHz), full operating conditions.
H
Nap, doze and sleep modes for power savings.
H
Branch folding.
H
64-bit data bus (32-bit data bus option).
H
4-Gbyte direct addressing range.
H
Pipelined single/double precision float unit.
H
H
H
H
IEEE 754 compatible FPU.
IEEE P 1149-1 test mode (JTAG/C0P).
f
int
max = 100/120/133 MHz.
f
bus
max = 66 MHz.
Compatible CMOS input
TTL Output.
G suffix
CBGA 255
Ceramic Ball Grid Array
SCREENING / QUALITY / PACKAGING
This product is manufactured in full compliance with :
H
MIL-STD-883 class B or According to TCS standards
H
Upscreenings based upon TCS standards
H
Full military temperature range (T
c
= -55°C, T
c
= +125°C)
Industrial temperature range (T
c
=
40°C, T
c
= +110°C)
H
V
CC
= 3.3 V
±
5 %.
H
240 pin Cerquad or 255 pin CBGA packages
December1998
1/38
用DSP进行语音压缩的一个开发实例
用DSP进行语音压缩的一个开发实例 123495...
37°男人 DSP 与 ARM 处理器
FPGA时序报告解释
本人在ISE综合工具是得到如下时序报告: Minimum period: 6.761ns (Maximum Frequency: 147.913MHz) Minimum input arrival time before clock:3.383 Maximum output required time after c ......
nanaless44 嵌入式系统
矢量网络分析仪的误差来源于哪里?
矢量网络分析仪的误差来源主要有以下三个方面:漂移误差、随机误差、系统误差 1、漂移误差:是由于进行校准之后仪器或测试系统性能发生变化所引起,主要由温度变化造成。 2、随机误差:是不 ......
博宇讯铭 测试/测量
外科医生称成功为猴子实施换头手术 换人头不是梦
据英国《每日邮报》1月20日报道,意大利神经外科专家塞尔吉奥· 卡纳维罗(Sergio Canavero)声称,中国研究员成功为一只猴子“换头”,令他与中韩医学研究团队合作的人头移植计划又踏前一步 ......
凤凰息梧桐 聊聊、笑笑、闹闹
[转载]RT5350原厂SDK及AP移植步骤详解
最近想搞一下rt5350,所以找了个原厂的SDK包进行了编译,很快路由器就可以用了,把我的编译操作步骤写了下分享给更多的爱好者,供大家参靠,下一步准备移植摄像头玩玩。有兴趣的可以一起交流。 ......
chenzhufly 无线连接
【Perf-V评测】环境搭建与跑马灯程序运行
本帖最后由 superstar_gu 于 2021-1-29 16:04 编辑 2.2.1 Vivado硬件开发环境搭建 Perf-V 开发板核心处理芯片采用Xilinx Artix-7 FPGA 芯片,需要安装Xilinx官方设计软件Vivado。Vivado下载 ......
superstar_gu FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1826  1486  1608  685  402  56  14  26  27  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved