电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MBM29DL324TE80PBT

产品描述Flash, 2MX16, 80ns, PBGA63, PLASTIC, FBGA-63
产品类别存储    存储   
文件大小2MB,共88页
制造商SPANSION
官网地址http://www.spansion.com/
下载文档 详细参数 全文预览

MBM29DL324TE80PBT概述

Flash, 2MX16, 80ns, PBGA63, PLASTIC, FBGA-63

MBM29DL324TE80PBT规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称SPANSION
零件包装代码BGA
包装说明TFBGA, BGA63,8X12,32
针数63
Reach Compliance Codecompliant
ECCN代码3A991.B.1.A
最长访问时间80 ns
其他特性100000 ERASE CYCLES
备用内存宽度8
启动块TOP
命令用户界面YES
通用闪存接口YES
数据轮询YES
JESD-30 代码R-PBGA-B63
JESD-609代码e0
长度11 mm
内存密度33554432 bit
内存集成电路类型FLASH
内存宽度16
功能数量1
部门数/规模8,63
端子数量63
字数2097152 words
字数代码2000000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度-20 °C
组织2MX16
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装等效代码BGA63,8X12,32
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源3.3 V
编程电压3 V
认证状态Not Qualified
就绪/忙碌YES
座面最大高度1.2 mm
部门规模8K,64K
最大待机电流0.000005 A
最大压摆率0.053 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
切换位YES
类型NOR TYPE
宽度7 mm

MBM29DL324TE80PBT文档预览

FUJITSU SEMICONDUCTOR
DATA SHEET
DS05-20881-4E
FLASH MEMORY
CMOS
32 M (4 M
×
8/2 M
×
16) BIT Dual Operation
MBM29DL32XTE/BE
80/90
s
DESCRIPTION
The MBM29DL32XTE/BE are a 32 M-bit, 3.0 V-only Flash memory organized as 4 Mbytes of 8 bits each or
2 Mwords of 16 bits each. These devices are designed to be programmed in-system with the standard system
3.0 V V
CC
supply. 12.0 V V
PP
and 5.0 V V
CC
are not required for write or erase operations. The devices can also
be reprogrammed in standard EPROM programmers.
MBM29DL32XTE/BE are organized into two banks, Bank 1 and Bank 2, which can be considered to be two
separate memory arrays as far as certain operations are concerned. These devices are the same as Fujitsu’s
standard 3 V only Flash memories with the additional capability of allowing a normal non-delayed read access
from a non-busy bank of the array while an embedded write (either a program or an erase) operation is simulta-
neously taking place on the other bank.
(Continued)
s
PRODUCT LINE UP
Part No.
Power Supply Voltage V
CC
(V)
Max. Address Access Time (ns)
Max. CE Access Time (ns)
Max. OE Access Time (ns)
MBM29DL32XTE/BE
80
3.3
+0.3
−0.3
90
3.0
+0.3
−0.3
80
80
30
90
90
35
s
PACKAGES
48-pin plastic TSOP (I)
Marking Side
48-pin plastic TSOP (I)
63-ball plastic FBGA
Marking Side
(FPT-48P-M19)
(FPT-48P-M20)
(BGA-63P-M01)
MBM29DL32XTE/BE
80/90
(Continued)
In the MBM29DL32XTE/BE, a new design concept is implemented, so called “Sliding Bank Architecture”. Under
this concept, the MBM29DL32XTE/BE can be produced a series of devices with different Bank 1/Bank 2 size
combinations; 0.5 Mb/31.5 Mb, 4 Mb/28 Mb, 8 Mb/24 Mb, 16 Mb/16 Mb.
To eliminate bus contention the devices have separate chip enable (CE) , write enable (WE) , and output enable
(OE) controls.
The MBM29DL32XTE/BE are pin and command set compatible with JEDEC standard E
2
PROMs. Commands
are written to the command register using standard microprocessor write timings. Register contents serve as
input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally
latch addresses and data needed for the programming and erase operations.
Typically, each sector can be programmed and verified in about 0.5 seconds.
A sector is typically erased and verified in 1.0 second. (If already completely preprogrammed.)
The devices also feature a sector erase architecture. The sector mode allows each sector to be erased and
reprogrammed without affecting other sectors. The MBM29DL32XTE/BE are erased when shipped from the
factory.
Internally generated and regulated voltages are provided for the program and erase operations. A low V
CC
detector
automatically inhibits write operations on the loss of power. The end of program or erase is detected by Data
Polling of DQ
7
, by the Toggle Bit feature on DQ
6
, or the RY/BY output pin. Once the end of a program or erase
cycle has been completed, the devices internally reset to the read mode.
The MBM29DL32XTE/BE memories electrically erase the entire chip or all bits within a sector simultaneously
via Fowler-Nordhiem tunneling. The bytes/words are programmed one byte/word at a time using the EPROM
programming mechanism of hot electron injection.
2
MBM29DL32XTE/BE
80/90
s
FEATURES
0.23
µ
m Process Technology
Simultaneous Read/Write operations (dual bank)
Multiple devices available with different bank sizes (Refer to Table 1)
Host system can program or erase in one bank, then immediately and simultaneously read from the other bank
Zero latency between read and write operations
Read-while-erase
Read-while-program
Single 3.0 V read, program, and erase
Minimizes system level power requirements
Compatible with JEDEC-standard commands
Uses same software commands as E
2
PROMs
Compatible with JEDEC-standard world-wide pinouts
48-pin TSOP (I) (Package suffix : TN
Normal Bend Type, TR
Reversed Bend Type)
63-ball FBGA (Package suffix : PBT)
Minimum 100,000 program/erase cycles
High performance
80 ns maximum access time
Sector erase architecture
Eight 4 Kword and sixty-three 32 Kword sectors in word mode
Eight 8 Kbyte and sixty-three 64 Kbyte sectors in byte mode
Any combination of sectors can be concurrently erased. Also supports full chip erase.
Boot Code Sector Architecture
T
=
Top sector
B
=
Bottom sector
Hidden ROM (Hi-ROM) region
64 Kbyte of Hi-ROM, accessible through a new “Hi-ROM Enable” command sequence
Factory serialized and protected to provide a secure electronic serial number (ESN)
WP/ACC input pin
At V
IL
, allows protection of boot sectors, regardless of sector protection/unprotection status
At V
IH
, allows removal of boot sector protection
At V
ACC
, increases program performance
Embedded Erase
TM
*Algorithms
Automatically pre-programs and erases the chip or any sector
Embedded Program
TM
Algorithms
Automatically writes and verifies data at specified address
Data Polling and Toggle Bit feature for detection of program or erase cycle completion
Ready/Busy output (RY/BY)
Hardware method for detection of program or erase cycle completion
Automatic sleep mode
When addresses remain stable, automatically switch themselves to low power mode.
Low V
CC
write inhibit
2.5 V
Erase Suspend/Resume
Suspends the erase operation to allow a read data and/or program in another sector within the same device
Sector group protection
Hardware method disables any combination of sector groups from program or erase operations
Sector Group Protection Set function by Extended sector group protection command
* :
Embedded Erase
TM
and Embedded Program
TM
are trademarks of Advanced Micro Devices, Inc.
(Continued)
3
MBM29DL32XTE/BE
80/90
(Continued)
Fast Programming Function by Extended Command
Temporary sector group unprotection
Temporary sector group unprotection via the RESET pin.
In accordance with CFI (Common Flash Memory Interface)
Table 1 MBM29DL32XTE/BE Device Bank Divisions
Device
Part Number
MBM29DL321TE/BE
MBM29DL322TE/BE
MBM29DL323TE/BE
×
8/× 16
Organiza-
tion
Bank 1
Mega-
bits
0.5 Mbit
4 Mbit
8 Mbit
Sector sizes
Eight 8 Kbyte/4 Kword
Eight 8 Kbyte/4 Kword,
seven 64 Kbyte/32 Kword
Eight 8 Kbyte/4 Kword,
fifteen 64 Kbyte/32 Kword
Eight 8 Kbyte/4 Kword,
thirty-one 64 Kbyte/
32 Kword
Mega-
bits
31.5 Mbit
28 Mbit
24 Mbit
Bank 2
Sector sizes
Sixty-three
64 Kbyte/32 Kword
Fifty-six
64 Kbyte/32 Kword
Forty-eight
64 Kbyte/32 Kword
Thirty-two
64 Kbyte/32 Kword
MBM29DL324TE/BE
16 Mbit
16 Mbit
4
MBM29DL32XTE/BE
80/90
s
PIN ASSIGNMENTS
TSOP (I)
A
15
A
14
A
13
A
12
A
11
A
10
A
9
A
8
A
19
A
20
WE
RESET
N.C.
WP/ACC
RY/BY
A
18
A
17
A
7
A
6
A
5
A
4
A
3
A
2
A
1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
(Marking Side)
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
A
16
BYTE
V
SS
DQ
15
/A
-1
DQ
7
DQ
14
DQ
6
DQ
13
DQ
5
DQ
12
DQ
4
V
CC
DQ
11
DQ
3
DQ
10
DQ
2
DQ
9
DQ
1
DQ
8
DQ
0
OE
V
SS
CE
A
0
Standard Pinout
(FPT-48P-M19)
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
17
A
18
RY/BY
WP/ACC
N.C.
RESET
WE
A
20
A
19
A
8
A
9
A
10
A
11
A
12
A
13
A
14
A
15
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
(Marking Side)
Reverse Pinout
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
A
0
CE
V
SS
OE
DQ
0
DQ
8
DQ
1
DQ
9
DQ
2
DQ
10
DQ
3
DQ
11
V
CC
DQ
4
DQ
12
DQ
5
DQ
13
DQ
6
DQ
14
DQ
7
DQ
15
/A
-1
V
SS
BYTE
A
16
(FPT-48P-M20)
(Continued)
5

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2087  47  1114  1210  312  7  17  40  4  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved