电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT34FC02PA-1.7

产品描述EEPROM, 256X8, Serial, CMOS, PDIP8, PLASTIC, DIP-8
产品类别存储    存储   
文件大小71KB,共10页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT34FC02PA-1.7概述

EEPROM, 256X8, Serial, CMOS, PDIP8, PLASTIC, DIP-8

CAT34FC02PA-1.7规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Catalyst
零件包装代码DIP
包装说明DIP,
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
最大时钟频率 (fCLK)0.1 MHz
JESD-30 代码R-PDIP-T8
JESD-609代码e0
长度9.59 mm
内存密度2048 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量8
字数256 words
字数代码256
工作模式SYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织256X8
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行SERIAL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度4.57 mm
串行总线类型I2C
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)3 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.62 mm
最长写入周期时间 (tWC)5 ms

文档预览

下载PDF文档
Preliminary Information
CAT34FC02
2K-Bit I
2
C Serial EEPROM, Serial Presence Detect
FEATURES
s
400 kHz (2.5V) and 100 kHz (1.7V) I
2
C bus
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
s
Permanent software write protection for lower
compatible
s
1.7 to 5.5 volt operation
s
Low power CMOS technology
128 bytes
s
1,000,000 program/erase cycles
s
100 year data retention
s
8-pin DIP, 8-pin SOIC, 8-pin TSSOP and TDFN
– zero standby current
s
16-byte page write buffer
s
Commercial, industrial and automotive
packages
- “Green” package option available
s
256 x 8 memory organization
s
Hardware write protect
temperature ranges
s
Self-timed write cycle with auto-clear
DESCRIPTION
The CAT34FC02 is a 2K-bit Serial CMOS EEPROM
internally organized as 256 words of 8 bits each. Catalyst’s
advanced CMOS technology substantially reduces
device power requirements. The CAT34FC02 features
a 16-byte page write buffer. The device operates via the
I
2
C bus serial interface and is available in 8-pin DIP, 8-
pin SOIC, 8-pin TSSOP and TDFN packages.
PIN CONFIGURATION
DIP Package (P, L)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
BLOCK DIAGRAM
EXTERNAL LOAD
SOIC Package (J, W)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
SDA
VCC
VSS
DOUT
ACK
SENSE AMPS
SHIFT REGISTERS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
START/STOP
LOGIC
TSSOP Package (U, Y)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
TDFN Package (RD7, ZD7)
VCC
VCC 8
WP 7
WP
SCL 6
SCL
SDA
SDA 5
1 A0
2 A1
3 A2
4 VSS
XDEC
WP
CONTROL
LOGIC
E
2
PROM
PIN FUNCTIONS
Pin Name
A0, A1, A2
SDA
SCL
WP
V
CC
V
SS
Function
Device Address Inputs
Serial Data/Address
Serial Clock
Write Protect
+1.7V to +5.5V Power Supply
Ground
SCL
A0
A1
A2
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
DATA IN STORAGE
HIGH VOLTAGE/
TIMING CONTROL
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© 2003 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
Doc No. 1045, Rev. B
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1759  294  166  572  1667  36  6  4  12  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved