电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P060-2CSG121

产品描述Field Programmable Gate Array, 1536 CLBs, 60000 Gates, CMOS, PBGA121, 6 X 6 MM, 0.99 MM HEIGHT, 0.50 MM PITCH, GREEN, CSP-121
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共221页
制造商Microsemi
官网地址https://www.microsemi.com
标准
下载文档 详细参数 全文预览

A3P060-2CSG121概述

Field Programmable Gate Array, 1536 CLBs, 60000 Gates, CMOS, PBGA121, 6 X 6 MM, 0.99 MM HEIGHT, 0.50 MM PITCH, GREEN, CSP-121

A3P060-2CSG121规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microsemi
包装说明VFBGA,
Reach Compliance Codecompliant
JESD-30 代码S-PBGA-B121
长度6 mm
湿度敏感等级3
可配置逻辑块数量1536
等效关口数量60000
端子数量121
最高工作温度85 °C
最低工作温度
组织1536 CLBS, 60000 GATES
封装主体材料PLASTIC/EPOXY
封装代码VFBGA
封装形状SQUARE
封装形式GRID ARRAY, VERY THIN PROFILE, FINE PITCH
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度0.99 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距0.5 mm
端子位置BOTTOM
宽度6 mm

文档预览

下载PDF文档
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
如何开发嵌入式应用程序?
本人初学,买了一块开发板,可是HELLO,WORLD还没弄出来 . 开发板上有uClinux,如果我写了一个HELLO,WORLD,怎么才能让它运行在板上? void main(){ printf("Hello,World!"); } 是不是 ......
maker 嵌入式系统
关于MPXY8300的求助
本人电子小白,请教各路大神可不可以分享在下一些关于MPXY8300的资料,最好有原理图,接口用法,有源程序就更好了,急需项目结题用!在此谢过。。。。 ...
电子小白999 无线连接
为什么不推广垄断的共享单车?
共享单车真的不错,对于使用者来说,非常好的体验,但是为啥还搞的这么差的,其实就是竞争给闹的,要是能有一个企业垄断经营成城市文化,各种乱象也就不会有了,好好的一个项目,搞到最后都是人 ......
led2015 聊聊、笑笑、闹闹
关于“删繁就简”和“这是个坑”活动的内容汇总
“删繁就简”篇 “删繁就简” PIC CCS 内置函数精简程序设计删繁就简,分享一个占资源极少的单片机小小调度器删繁就简--快速平方根倒数 “删繁就简”+递归调用 删繁就简,led信号指示删繁就 ......
nmg 嵌入式系统
学习ucos最好最简单的方法,想学ucos的请进,速度进入,下一个高手就是你。。。
在发表了“学习UCOS必看的三本书,珍藏版,重量级,绝版资料,更新中。。。”这个帖子之后,大家反映很积极,群增长很快,几天时间已经达到几十人了。应广大成员要求,特地开通了群共享网盘,15 ......
suhaijun2011 实时操作系统RTOS
51串口编程棘手的问题,请高手指点
51单片机串口编程的问题,请高手指点 51 单片机串口编程问题,搞得头晕了,请高手指点!这两天一直在PC和单片机的串口通讯程序,搞了两天,头都大了,还是没搞定。工具:1)单片机:AT89C51E ......
zhgfox 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1368  2120  2341  1400  2124  51  56  17  30  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved