电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P060-2CS121

产品描述Field Programmable Gate Array, 1536 CLBs, 60000 Gates, CMOS, PBGA121, 6 X 6 MM, 0.99 MM HEIGHT, 0.50 MM PITCH, CSP-121
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共221页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3P060-2CS121概述

Field Programmable Gate Array, 1536 CLBs, 60000 Gates, CMOS, PBGA121, 6 X 6 MM, 0.99 MM HEIGHT, 0.50 MM PITCH, CSP-121

A3P060-2CS121规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microsemi
包装说明VFBGA,
Reach Compliance Codeunknown
JESD-30 代码S-PBGA-B121
长度6 mm
可配置逻辑块数量1536
等效关口数量60000
端子数量121
最高工作温度85 °C
最低工作温度
组织1536 CLBS, 60000 GATES
封装主体材料PLASTIC/EPOXY
封装代码VFBGA
封装形状SQUARE
封装形式GRID ARRAY, VERY THIN PROFILE, FINE PITCH
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度0.99 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距0.5 mm
端子位置BOTTOM
宽度6 mm

文档预览

下载PDF文档
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
哪位大虾有关于声卡驱动方面的代码
最近换了工作,搞底层声卡驱动方面的开发,唉,赶鸭子上架,各位帮帮忙....
bupt042761 嵌入式系统
稳压器件TL431散问
【不懂就问】 如图,左边是TL431稳压器件的典型应用图,右边是现在遇到的电路 现有如下问题 【1】TL431内部的2.5V的基准源是如何一直稳定在2.5V的?查看芯片资料,也只是简单的画出2.5V稳压 ......
shaorc 综合技术交流
【TI建议】【汇总】JTAG 模块汇总帖(更新完毕)
按照我的建议,将帖子归类一下: JTAG 模块 1:各位大虾,请教个关于jtagWait()防止JTAG失效的问题 https://bbs.eeworld.com.cn/viewthread.php?tid=305969&extra=page%3D2%26amp%3Bfilter% ......
cat3902982 微控制器 MCU
请教下各位在linux下如何进行嵌入式开发
小弟最近想了解下关于linux下嵌入式开发的东西,有一些简单东西不明白,希望从事这方面工作朋友或者技术达人能够给些指点。先谢谢大家。 首先是关于linux开发流程的问题。基于linux的嵌入式开 ......
rightnow10 Linux开发
【晒样片】+谈谈这些年申请的TI芯片的经验(版主我是TI迷)
首先点开某个原件。会有他的相关资料显示。 162483 点击样片与购买。 162484 获取样片 162485 点击继续申请样片 162486 除了刚才那个点击的芯片之外可以查查你自己想要那个方 ......
youluo TI技术论坛
新手求助----负载上下限报警电路设计
初出茅庐,好多东西不熟练,不习惯。。。请各位大侠门,师傅门,高手们给点指导。。。 电路要求:1,在负载小于3千欧或大于3.4千欧时分别给出上下限报警信号。 2,上下限的报警值可 ......
liuhaohui814 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1715  2799  367  96  2656  3  16  56  24  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved