电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74HCT573D-Q100,118

产品描述IC,LATCH,SINGLE,8-BIT,HCT-CMOS,SOP,20PIN,PLASTIC
产品类别逻辑    逻辑   
文件大小253KB,共19页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74HCT573D-Q100,118概述

IC,LATCH,SINGLE,8-BIT,HCT-CMOS,SOP,20PIN,PLASTIC

IC,锁存器,单一的,8位,HCT-CMOS,SOP,20PIN,塑料

74HCT573D-Q100,118规格参数

参数名称属性值
Brand NameNXP Semiconduc
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SOP
包装说明7.50 MM, PLASTIC, MS-013, SOT163-1, SOP-20
针数20
制造商包装代码SOT163-1
Reach Compliance Codecompli

文档预览

下载PDF文档
74HC573-Q100; 74HCT573-Q100
Octal D-type transparent latch; 3-state
Rev. 2 — 16 August 2012
Product data sheet
1. General description
The 74HC573-Q100; 74HCT573-Q100 is a high-speed Si-gate CMOS device and is pin
compatible with Low-power Schottky TTL (LSTTL). It is specified in compliance with
JEDEC standard no. 7A.
The 74HC573-Q100; 74HCT573-Q100 has octal D-type transparent latches featuring
separate D-type inputs for each latch and 3-state true outputs for bus-oriented
applications. A latch enable (LE) input and an output enable (OE) input are common to all
latches.
When LE is HIGH, data at the Dn inputs enter the latches. In this condition, the latches are
transparent, i.e. a latch output changes state each time its corresponding D input
changes.
When LE is LOW the latches store the information that was present at the D-inputs a
set-up time preceding the HIGH-to-LOW transition of LE. When OE is LOW, the contents
of the 8 latches are available at the outputs. When OE is HIGH, the outputs go to the
high-impedance OFF-state. Operation of the OE input does not affect the state of the
latches.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from
40 C
to +85
C
and from
40 C
to +125
C
Input levels:
For 74HC573: CMOS level
For 74HCT573: TTL level
Inputs and outputs on opposite sides of package allowing easy interface with
microprocessors
Useful as input or output port for microprocessors and microcomputers
3-state non-inverting outputs for bus-oriented applications
Common 3-state output enable input
Multiple package options
ESD protection:
MIL-STD-883, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0
)

74HCT573D-Q100,118相似产品对比

74HCT573D-Q100,118 74HCT573PW-Q100,11
描述 IC,LATCH,SINGLE,8-BIT,HCT-CMOS,SOP,20PIN,PLASTIC IC,LATCH,SINGLE,8-BIT,HCT-CMOS,SOP,20PIN,PLASTIC
Brand Name NXP Semiconduc NXP Semiconduc
是否Rohs认证 符合 符合
厂商名称 NXP(恩智浦) NXP(恩智浦)
零件包装代码 SOP TSSOP2
包装说明 7.50 MM, PLASTIC, MS-013, SOT163-1, SOP-20 4.40 MM, PLASTIC, MO-153, SOT360-1, TSSOP-20
针数 20 20
制造商包装代码 SOT163-1 SOT360-1
Reach Compliance Code compli compli

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1624  730  1130  2533  1534  23  35  17  1  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved