电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AUP2G132GN,115

产品描述Low-power dual 2-input NAND Schmitt trigger
产品类别逻辑    逻辑   
文件大小300KB,共23页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74AUP2G132GN,115概述

Low-power dual 2-input NAND Schmitt trigger

74AUP2G132GN,115规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
Brand NameNXP Semiconduc
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SON
包装说明1.20 X 1 MM, 0.35 MM HEIGHT, SOT-1116, SON-8
针数8
制造商包装代码SOT1116
Reach Compliance Codecompli

文档预览

下载PDF文档
74AUP2G132
Low-power dual 2-input NAND Schmitt trigger
Rev. 7 — 8 February 2013
Product data sheet
1. General description
The 74AUP2G132 provides the dual 2-input NAND Schmitt trigger function which accepts
standard input signals. They can transform slowly changing input signals into sharply
defined, jitter-free output signals.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
The inputs switch at different points for positive and negative-going signals. The difference
between the positive voltage V
T+
and the negative voltage V
T
is defined as the input
hysteresis voltage V
H
.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
A
(maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C
3. Applications
Wave and pulse shaper
Astable multivibrator
Monostable multivibrator

74AUP2G132GN,115相似产品对比

74AUP2G132GN,115 74AUP2G132GD,125 74AUP2G132DC,125 74AUP2G132GM,125 74AUP2G132GT,115 74AUP2G132GF,115 74AUP2G132GS,115
描述 Low-power dual 2-input NAND Schmitt trigger Low-power dual 2-input NAND Schmitt trigger Low-power dual 2-input NAND Schmitt trigger Low-power dual 2-input NAND Schmitt trigger Low-power dual 2-input NAND Schmitt trigger Low-power dual 2-input NAND Schmitt trigger Low-power dual 2-input NAND Schmitt trigger
Brand Name NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc NXP Semiconduc
是否Rohs认证 符合 符合 符合 符合 符合 符合 符合
零件包装代码 SON SON SSOP QFN SON SON SON
包装说明 1.20 X 1 MM, 0.35 MM HEIGHT, SOT-1116, SON-8 3 X 2 MM, 0.50 MM HEIGHT, PLASTIC, SOT996-2, SON-8 2.30 MM, PLASTIC, MO-187, SOT765-1, VSSOP-8 1.60 X 1.60 MM, 0.50 MM HEIGHT, PLASTIC, MO-255, SOT902-1, QFN-8 1 X 1.95 MM, 0.50 MM HEIGHT, PLASTIC, MO-252, SOT833-1, SON-8 1.35 X 1 MM, 0.50 MM HEIGHT, MO-252, SOT-1089, SON-8 1.35 X 1 MM, 0.35 MM HEIGHT, SOT-1203, SON-8
针数 8 8 8 8 8 8 8
制造商包装代码 SOT1116 SOT996-2 SOT765-1 SOT902-2 SOT833-1 SOT1089 SOT1203
Reach Compliance Code compli compli compli compli compli compli compli
厂商名称 NXP(恩智浦) - - NXP(恩智浦) NXP(恩智浦) - NXP(恩智浦)

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2257  1891  1207  1051  1774  19  5  17  53  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved