电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BU-61585V1-320S

产品描述Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, 48.30 X 25.40 MM, 3.81 MM HEIGHT, FP-70
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小563KB,共44页
制造商Data Device Corporation
下载文档 详细参数 全文预览

BU-61585V1-320S概述

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, 48.30 X 25.40 MM, 3.81 MM HEIGHT, FP-70

BU-61585V1-320S规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Data Device Corporation
零件包装代码DFP
包装说明48.30 X 25.40 MM, 3.81 MM HEIGHT, FP-70
针数70
Reach Compliance Codecompliant
地址总线宽度16
边界扫描NO
最大时钟频率16 MHz
通信协议MIL STD 1553A; MIL STD 1553B
数据编码/解码方法BIPH-LEVEL(MANCHESTER)
最大数据传输速率0.125 MBps
外部数据总线宽度16
JESD-30 代码R-CDFP-F70
JESD-609代码e0
低功率模式NO
串行 I/O 数2
端子数量70
最高工作温度70 °C
最低工作温度
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
筛选级别MIL-STD-883
座面最大高度3.81 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
uPs/uCs/外围集成电路类型SERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553

文档预览

下载PDF文档
BU-65170/61580 and BU-61585
MIL-STD-1553A/B NOTICE 2 RT and BC/RT/MT,
ADVANCED COMMUNICATION ENGINE (ACE)
ACE User’s Guide
Also Available
DESCRIPTION
DDC's BU-65170, BU-61580 and
BU-61585 Bus Controller / Remote
Terminal
/
Monitor
Terminal
(BC/RT/MT)
A d v a n c e d
Communication Engine (ACE) termi-
nals comprise a complete integrated
interface between a host processor
and a MIL-STD-1553 A and B or
STANAG 3838 bus.
The ACE series is packaged in a 1.9 -
square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM)
ceramic package that is well suited for
applications with stringent height
requirements.
The BU-61585 ACE integrates dual
transceiver, protocol, memory man-
agement, processor interface logic,
and a total of 12K words of RAM in a
choice of DIP or flat pack packages.
The BU-61585 requires +5 V power
and either -15 V or -12 V power.
The BU-61585 internal RAM can be
configured as 12K x 16 or 8K x 17.
The 8K x 17 RAM feature provides
capability for memory integrity check-
ing by implementing RAM parity gen-
eration and verification on all access-
es. To minimize board space and
“glue” logic, the ACE provides ultimate
flexibility in interfacing to a host
processor and internal/external RAM.
The advanced functional architecture
of the ACE terminals provides soft-
ware
compatibility
to
DDC's
Advanced Integrated Multiplexer (AIM)
series hybrids, while incorporating a
multiplicity of architectural enhance-
ments. It allows flexible operation
while off-loading the host processor,
ensuring data sample consistency,
and supports bulk data transfers.
The ACE hybrids may be operated at
either 12 or 16 MHz. Wire bond
options allow for programmable RT
address (hardwired is standard) and
external transmitter inhibit inputs.
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Interface
Flexible Processor/Memory
Standard 4K x 16 RAM and
Optional RAM Parity
Optional 12K x 16 or 8K x 17 RAM
Available
Generation/Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable Illegalization
Selective Message Monitor
Simultaneous RT/Monitor Mode
TX/RX_A
SHARED
RAM
CH. A
TRANSCEIVER
A
DATA
BUFFERS
PROCESSOR
DATA BUS
*
TX/RX_A
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMORY
MANAGEMENT
D15-D0
TX/RX_B
ADDRESS BUS
ADDRESS
BUFFERS
A15-A0
PROCESSOR
ADDRESS BUS
CH. B
TRANSCEIVER
B
TX/RX_B
PROCESSOR
AND
MEMORY
INTERFACE
LOGIC
TRANSPARENT/BUFFERED, STRBD, SELECT,
RD/WR, MEM/REG, TRIGGER_SEL/MEMENA-IN,
MSB/LSB/DTGRT
IOEN, MEMENA-OUT, READYD
ADDR_LAT/MEMOE, ZERO_WAIT/MEMWR,
8/16-BIT/DTREQ, POLARITY_SEL/DTACK
INT
PROCESSOR
AND
MEMORY
CONTROL
INTERRUPT
REQUEST
RT ADDRESS
RTAD4-RTAD0, RTADP
INCMD
MISCELLANEOUS
CLK_IN, TAG_CLK,
MSTCLR,SSFLAG/EXT_TRG
* SEE ORDERING INFORMATION FOR AVAILABLE MEMORY
FIGURE 1. ACE BLOCK DIAGRAM
©
1992, 1999 Data Device Corporation
给你们基本单片机的书。。。。
我第一次进论坛 不错不错 偶很多的牛人 也有很多的资料 学了很多东西 我的东西也分享一下吧...
qinsong 51单片机
请教ATmega16中,EEPROM断电后为什么数据不能保存????
下面是我写的小程序,往EEPROM中0X02写入0X08: #include #include void port_init(void) { PORTA = 0xFF; DDRA = 0xFF; PORTB = 0x00; DDRB = 0x00; PORTC = 0x00; //m1 ......
bingyannan 嵌入式系统
求一张4层电路板的PCB,用来学习
才接触电路没有多长时间,想找一张4层的PCB板看看别人是怎么设计多层板的,谢谢大家 ...
曹伟1993 PCB设计
2010年EEWORLD年度风云人物评选揭晓
2010年EEWORLD年度风云人物评选揭晓,首先在这里要感谢这一年多来大家EEWORLD工作的支持,感谢无私奉献的版主们以及感谢热心的坛友们,近段时间在热心网友的积极参与下,eeworld的年度风云人物 ......
EEWORLD社区 为我们提建议&公告
cc2430电路板运行不了2006协议栈,mac有问题?
请问大家:我设计了一个cc2430的电路板,没有什么外围器件,与无线龙早期的产品基本一样。当我下载2006协议栈时,程序运行到zMacInit初始化函数时总是通不过,而无线龙的板子就可以,想问一下有 ......
yang_kuiwu 无线连接
问一个SQL Server的订阅发布问题
请问我在我的PC机上创建一个发布,然后用SQL CE去订阅这个发布。请问创建发布和订阅发布得设置成不同的登录名么?如何设置? ...
zqrain 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1856  1693  2104  2134  1434  24  14  33  12  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved