电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MM74HC161MTCX

产品描述Binary Counter, HC/UH Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16, 4.40 MM, MO-153, TSSOP-16
产品类别逻辑    逻辑   
文件大小104KB,共9页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
标准
下载文档 详细参数 选型对比 全文预览

MM74HC161MTCX在线购买

供应商 器件名称 价格 最低购买 库存  
MM74HC161MTCX - - 点击查看 点击购买

MM74HC161MTCX概述

Binary Counter, HC/UH Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16, 4.40 MM, MO-153, TSSOP-16

MM74HC161MTCX规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Fairchild
零件包装代码TSSOP
包装说明TSSOP, TSSOP16,.25
针数16
Reach Compliance Codeunknown
其他特性TCO OUTPUT
计数方向UP
系列HC/UH
JESD-30 代码R-PDSO-G16
JESD-609代码e3
长度5 mm
负载电容(CL)50 pF
负载/预设输入YES
逻辑集成电路类型BINARY COUNTER
最大频率@ Nom-Sup21000000 Hz
最大I(ol)0.004 A
工作模式SYNCHRONOUS
位数4
功能数量1
端子数量16
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP16,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法TAPE AND REEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2/6 V
传播延迟(tpd)258 ns
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)2 V
标称供电电压 (Vsup)4.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
触发器类型POSITIVE EDGE
宽度4.4 mm
最小 fmax25 MHz

文档预览

下载PDF文档
MM74HC161 • MM74HC163 Synchronous Binary Counter with Asynchronous Clear • Synchronous Binary
Counter with Synchronous Clear
September 1983
Revised September 2001
MM74HC161 • MM74HC163
Synchronous Binary Counter with Asynchronous Clear
• Synchronous Binary Counter with Synchronous Clear
General Description
The MM74HC161 and MM74HC163 synchronous presetta-
ble counters utilize advanced silicon-gate CMOS technol-
ogy and internal look-ahead carry logic for use in high
speed counting applications. They offer the high noise
immunity and low power consumption inherent to CMOS
with speeds similar to low power Schottky TTL. The HC161
and the HC163 are 4 bit binary counters. All flip-flops are
clocked simultaneously on the LOW-to-HIGH transition
(positive edge) of the CLOCK input waveform.
These counters may be preset using the LOAD input. Pre-
setting of all four flip-flops is synchronous to the rising edge
of CLOCK. When LOAD is held LOW counting is disabled
and the data on the A, B, C, and D inputs is loaded into the
counter on the rising edge of CLOCK. If the load input is
taken HIGH before the positive edge of CLOCK the count
operation will be unaffected.
All of these counters may be cleared by utilizing the
CLEAR input. The clear function on the MM74HC163
counter is synchronous to the clock. That is, the counters
are cleared on the positive edge of CLOCK while the clear
input is held LOW.
The MM74HC161 counter is cleared asynchronously.
When the CLEAR is taken LOW the counter is cleared
immediately regardless of the CLOCK.
Two active HIGH enable inputs (ENP and ENT) and a RIP-
PLE CARRY (RC) output are provided to enable easy cas-
cading of counters. Both ENABLE inputs must be HIGH to
count. The ENT input also enables the RC output. When
enabled, the RC outputs a positive pulse when the counter
overflows. This pulse is approximately equal in duration to
the HIGH level portion of the Q
A
output. The RC output is
fed to successive cascaded stages to facilitate easy imple-
mentation of N-bit counters.
All inputs are protected from damage due to static dis-
charge by diodes to V
CC
and ground.
Features
s
Typical operating frequency: 40 MHz
s
Typical propagation delay; clock to Q: 18 ns
s
Low quiescent current: 80
µ
A maximum (74HC Series)
s
Low input current: 1
µ
A maximum
s
Wide power supply range: 2–6V
Ordering Code:
Order Number
MM74HC161M
MM74HC161SJ
MM74HC161MTC
MM74HC161N
MM74HC163M
MM74HC163SJ
MM74HC163N
Package Number
M16A
M16D
MTC16
N16E
M16A
M16D
N16E
Package Description
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
© 2001 Fairchild Semiconductor Corporation
DS005008
www.fairchildsemi.com

MM74HC161MTCX相似产品对比

MM74HC161MTCX MM74HC163MX
描述 Binary Counter, HC/UH Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16, 4.40 MM, MO-153, TSSOP-16 Binary Counter, HC/UH Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDSO16, 0.150 INCH, MS-012, SOIC-16
是否Rohs认证 符合 符合
厂商名称 Fairchild Fairchild
零件包装代码 TSSOP SOIC
包装说明 TSSOP, TSSOP16,.25 SOP, SOP16,.25
针数 16 16
Reach Compliance Code unknown unknown
其他特性 TCO OUTPUT TCO OUTPUT
计数方向 UP UP
系列 HC/UH HC/UH
JESD-30 代码 R-PDSO-G16 R-PDSO-G16
JESD-609代码 e3 e3
长度 5 mm 9.9 mm
负载电容(CL) 50 pF 50 pF
负载/预设输入 YES YES
逻辑集成电路类型 BINARY COUNTER BINARY COUNTER
最大频率@ Nom-Sup 21000000 Hz 21000000 Hz
最大I(ol) 0.004 A 0.004 A
工作模式 SYNCHRONOUS SYNCHRONOUS
位数 4 4
功能数量 1 1
端子数量 16 16
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP SOP
封装等效代码 TSSOP16,.25 SOP16,.25
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE
包装方法 TAPE AND REEL TAPE AND REEL
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED
电源 2/6 V 2/6 V
传播延迟(tpd) 258 ns 258 ns
认证状态 Not Qualified Not Qualified
座面最大高度 1.2 mm 1.75 mm
最大供电电压 (Vsup) 6 V 6 V
最小供电电压 (Vsup) 2 V 2 V
标称供电电压 (Vsup) 4.5 V 4.5 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 Matte Tin (Sn) Tin (Sn)
端子形式 GULL WING GULL WING
端子节距 0.65 mm 1.27 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED
触发器类型 POSITIVE EDGE POSITIVE EDGE
宽度 4.4 mm 3.9 mm
最小 fmax 25 MHz 25 MHz
明德扬FPGA连载课程第一阶段第二章FPGA设计流程
FPGA的设计流程就是利用EDA开发软件和编程工具对FPGA芯片进行开发的过程。典型FPGA的开发流程一般如下图所示,包括功能定义/器件选型、设计输入、功能仿真、综合优化、综合后仿真、实现、布线后 ......
guyu_1 FPGA/CPLD
求一个pl/m语言的编辑器
有个项目必须用pl/m source insight不支持pl/m 有没有能支持pl/m的编辑器,可以语法加亮啊什么的 谢谢...
xiaozhou 嵌入式系统
热继电器跳闸
一个变频器下端带着4个热继电器,空载合上变频器上端的断路器的瞬间,偶尔发生个别热继电器跳闸的现象,这是怎么回事呢?...
eeleader 工业自动化与控制
需要您的帮助。
大家好,我正在进行基于硬件(FPGA)的乐曲自动演奏电路的毕业设计,但我不知道该怎么写开题报告,麻烦大家能帮助一下我,具体有下面的几个问题需要解决: 1、选题背景(含国内外相关研究综述及 ......
dangzhiyi FPGA/CPLD
项目需要接触瑞萨芯片
给了一块开发好的板子让我熟悉,用示波器测试io,但是板子上没有单独引出来的io要么就是接口,但都需要前一级芯片的驱动,驱动目前还没涉猎,怎么搞 ...
#sudoroot 瑞萨MCU/MPU
【求助】8279键盘显示电路
本帖最后由 paulhyde 于 2014-9-15 09:31 编辑 8279键盘显示电路, 有没有电路图可以参考的啊! 感激啊! 本帖最后由 open82977352 于 2009-6-17 18:30 编辑 ] ...
黑脸 电子竞赛

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2305  361  1213  1770  1991  47  8  25  36  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved