电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

FM25256-G

产品描述Memory Circuit, 32KX8, CMOS, PDSO8, GREEN, MS-012AA, SOIC-8
产品类别存储    存储   
文件大小136KB,共13页
制造商Ramtron International Corporation (Cypress Semiconductor Corporation)
官网地址http://www.cypress.com/
标准
下载文档 详细参数 选型对比 全文预览

FM25256-G在线购买

供应商 器件名称 价格 最低购买 库存  
FM25256-G - - 点击查看 点击购买

FM25256-G概述

Memory Circuit, 32KX8, CMOS, PDSO8, GREEN, MS-012AA, SOIC-8

FM25256-G规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Ramtron International Corporation (Cypress Semiconductor Corporation)
零件包装代码SOIC
包装说明SOP, SOP8,.25
针数8
Reach Compliance Codeunknown
JESD-30 代码R-PDSO-G8
长度4.9 mm
内存密度262144 bit
内存集成电路类型MEMORY CIRCUIT
内存宽度8
湿度敏感等级1
功能数量1
端子数量8
字数32768 words
字数代码32000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织32KX8
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP8,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE
电源5 V
认证状态Not Qualified
座面最大高度1.75 mm
最大待机电流0.00015 A
最大压摆率0.0055 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
宽度3.9 mm

FM25256-G文档预览

Pre-Production
FM25256
256Kb FRAM Serial 5V Memory
Features
256K bit Ferroelectric Nonvolatile RAM
Organized as 32,768 x 8 bits
Unlimited Read/Write Cycles
10 Year Data Retention
NoDelay™ Writes
Advanced High-Reliability Ferroelectric Process
Very Fast Serial Peripheral Interface - SPI
Up to 25 MHz Frequency
Direct Hardware Replacement for EEPROM
SPI Mode 0 & 3 (CPOL, CPHA=0,0 & 1,1)
Write Protection Scheme
Hardware Protection
Software Protection
Wide Operating Range
Wide Voltage Operation 4.0V – 5.5V
Industry Standard Configurations
Industrial Temperature -40°C to +85°C
8-pin SOIC (-S)
“Green” 8-pin SOIC (-G)
Description
The FM25256 is a 256-kilobit nonvolatile memory
employing an advanced ferroelectric process. A
ferroelectric random access memory or FRAM is
nonvolatile and performs reads and writes like a
RAM. It provides reliable data retention for 10 years
while eliminating the complexities, overhead, and
system level reliability problems caused by
EEPROM and other nonvolatile memories.
Unlike serial EEPROMs, the FM25256 performs
write operations at bus speed. No write delays are
incurred. The next bus cycle may commence
immediately without the need for data polling. The
next bus cycle may start immediately. In addition, the
product offers virtually unlimited write endurance.
Also, FRAM exhibits much lower power
consumption than EEPROM.
These capabilities make the FM25256 ideal for
nonvolatile memory applications requiring frequent
or rapid writes or low power operation. Examples
range from data collection, where the number of
write cycles may be critical, to demanding industrial
controls where the long write time of EEPROM can
cause data loss.
The FM25256 provides substantial benefits to users
of serial EEPROM as a hardware drop-in
replacement. The FM25256 uses the high-speed SPI
bus, which enhances the high-speed write capability
of FRAM technology. Device specifications are
guaranteed over an industrial temperature range of
-40°C to +85°C.
Pin Configuration
CS
SO
WP
VSS
1
2
3
4
8
7
6
5
VDD
HOLD
SCK
SI
Pin Name
/CS
/WP
/HOLD
SCK
SI
SO
VDD
VSS
Function
Chip Select
Write Protect
Hold
Serial Clock
Serial Data Input
Serial Data Output
Supply Voltage (4.0 to 5.5V)
Ground
Ordering Information
FM25256-S
FM25256-G
8-pin SOIC
“Green” 8-pin SOIC
This is a product in the pre-production phase of development. Device
characterization is complete and Ramtron does not expect to change the
specifications. Ramtron will issue a Product Change Notice if any
specification changes are made.
Ramtron International Corporation
1850 Ramtron Drive, Colorado Springs, CO 80921
(800) 545-FRAM, (719) 481-7000
www.ramtron.com
Rev. 2.0
Apr. 2005
Page 1 of 13
FM25256
WP
CS
HOLD
SCK
Instruction Decode
Clock Generator
Control Logic
Write Protect
8192 x 32
FRAM Array
Instruction Register
Address Register
Counter
SI
15
8
Data I/O Register
3
Nonvolatile Status
Register
SO
Figure 1. Block Diagram
Pin Descriptions
Pin Name
/CS
I/O
Input
Description
Chip Select: This active low input activates the device. When high, the device enters
low-power standby mode, ignores other inputs, and all outputs are tri-stated. When
low, the device internally activates the SCK signal. A falling edge on /CS must occur
prior to every op-code.
Serial Clock: All I/O activity is synchronized to the serial clock. Inputs are latched on
the rising edge and outputs occur on the falling edge. Since the device is static, the
clock frequency may be any value between 0 and 25 MHz and may be interrupted at
any time.
Hold: The /HOLD pin is used when the host CPU must interrupt a memory operation
for another task. When /HOLD is low, the current operation is suspended. The device
ignores any transition on SCK or /CS. All transitions on /HOLD must occur while
SCK is low.
Write Protect: This active low pin prevents write operations to the status register only.
A complete explanation of write protection is provided on pages 6 and 7.
Serial Input: All data is input to the device on this pin. The pin is sampled on the
rising edge of SCK and is ignored at other times. It should always be driven to a valid
logic level to meet I
DD
specifications.
* SI may be connected to SO for a single pin data interface.
Serial Output: This is the data output pin. It is driven during a read and remains tri-
stated at all other times including when /HOLD is low. Data transitions are driven on
the falling edge of the serial clock.
* SO may be connected to SI for a single pin data interface.
Power Supply (4.0V to 5.5V)
Ground
SCK
Input
/HOLD
Input
/WP
SI
Input
Input
SO
Output
VDD
VSS
Supply
Supply
Rev. 2.0
Apr. 2005
Page 2 of 13
FM25256
Overview
The FM25256 is a serial FRAM memory. The
memory array is logically organized as 32,768 x 8
and is accessed using an industry standard Serial
Peripheral Interface or SPI bus. Functional operation
of the FRAM is similar to serial EEPROMs. The
major difference between the FM25256 and a serial
EEPROM with the same pinout is the FRAM’s
superior write performance and power consumption.
microcontroller. Many common microcontrollers
have hardware SPI ports allowing a direct interface.
It is quite simple to emulate the port using ordinary
port pins for microcontrollers that do not. The
FM25256 operates in SPI Mode 0 and 3.
The SPI interface uses a total of four pins: clock,
data-in, data-out, and chip select. A typical system
configuration uses one or more FM25256 devices
with a microcontroller that has a dedicated SPI port,
as Figure 2 illustrates. Note that the clock, data-in,
and data-out pins are common among all devices.
The Chip Select and Hold pins must be driven
separately for each FM25256 device.
For a microcontroller that has no dedicated SPI bus, a
general purpose port may be used. To reduce
hardware resources on the controller, it is possible to
connect the two data pins together and tie off the
Hold pin. Figure 3 shows a configuration that uses
only three pins.
Protocol Overview
The SPI interface is a synchronous serial interface
using clock and data pins. It is intended to support
multiple devices on the bus. Each device is activated
using a chip select. Once chip select is activated by
the bus master, the FM25256 will begin monitoring
the clock and data lines. The relationship between the
falling edge of /CS, the clock and data is dictated by
the SPI mode. The device will make a determination
of the SPI mode on the falling edge of each chip
select. While there are four such modes, the
FM25256 supports only modes 0 and 3. Figure 4
shows the required signal relationships for modes 0
and 3. For both modes, data is clocked into the
FM25256 on the rising edge of SCK and data is
expected on the first rising edge after /CS goes
active. If the clock starts from a high state, it will fall
prior to the first data transfer in order to create the
first rising edge.
The SPI protocol is controlled by op-codes. These
op-codes specify the commands to the device. After
/CS is activated the first byte transferred from the bus
master is the op-code. Following the op-code, any
addresses and data are then transferred. Note that the
WREN and WRDI op-codes are commands with no
subsequent data transfer.
Important: The /CS must go inactive after an
operation is complete and before a new op-code
can be issued. There is one valid op-code only per
active chip select.
Memory Architecture
When accessing the FM25256, the user addresses
32K locations of 8 data bits each. These data bits are
shifted serially. The addresses are accessed using the
SPI protocol, which includes a chip select (to permit
multiple devices on the bus), an op-code, and a two-
byte address. The upper bit of the address range is a
“don’t care” value. The complete address of 15-bits
specifies each byte address uniquely.
Most functions of the FM25256 either are controlled
by the SPI interface or are handled automatically by
on-board circuitry. The access time for memory
operation is essentially zero, beyond the time needed
for the serial protocol. That is, the memory is read or
written at the speed of the SPI bus. Unlike an
EEPROM, it is not necessary to poll the device for a
ready condition since writes occur at bus speed. So,
by the time a new bus transaction can be shifted into
the device, a write operation will be complete. This is
explained in more detail in the interface section.
Users expect several obvious system benefits from
the FM25256 due to its fast write cycle and high
endurance as compared to EEPROM. In addition
there are less obvious benefits as well. For example
in a high noise environment, the fast-write operation
is less susceptible to corruption than an EEPROM
since it is completed quickly. By contrast, an
EEPROM requiring milliseconds to write is
vulnerable to noise during much of the cycle.
Note that the FM25256 contains no power
management circuits other than a simple internal
power-on reset. It is the user’s responsibility to
ensure that V
DD
is within datasheet tolerances to
prevent incorrect operation. It is recommended
that the part is not powered down with chip
enable active.
Serial Peripheral Interface – SPI Bus
The FM25256 employs a Serial Peripheral Interface
(SPI) bus. It is specified to operate at speeds up to 25
MHz. This high-speed serial bus provides high
performance serial communication to a host
Rev. 2.0
Apr. 2005
Page 3 of 13
FM25256
SCK
MOSI
MISO
SO
SPI
Microcontroller
SI
SCK
SO
SI
SCK
FM25256
CS
SS1
SS2
HOLD1
HOLD2
HOLD
FM25256
CS
HOLD
MOSI : Master Out Slave In
MISO : Master In Slave Out
SS : Slave Select
Figure 2. System Configuration with SPI port
P1.0
P1.1
Microcontroller
SO
SI
SCK
FM25256
CS
P1.2
HOLD
Figure 3. System Configuration without SPI port
SPI Mode 0: CPOL=0, CPHA=0
7
6
5
4
3
2
1
0
SPI Mode 3: CPOL=1, CPHA=1
7
6
5
4
3
2
1
0
Figure 4. SPI Modes 0 & 3
Rev. 2.0
Apr. 2005
Page 4 of 13
FM25256
Power Up to First Access
The FM25256 is not accessible for a period of time
(10 ms) after power up. Users must comply with the
timing parameter t
PU
, which is the minimum time
from V
DD
(min) to the first /CS low.
Data Transfer
All data transfers to and from the FM25256 occur in
8-bit groups. They are synchronized to the clock
signal (SCK), and they transfer most significant bit
(MSB) first. Serial inputs are registered on the rising
edge of SCK. Outputs are driven from the falling
edge of SCK.
Command Structure
There are six commands called op-codes that can be
issued by the bus master to the FM25256. They are
listed in the table below. These op-codes control the
functions performed by the memory. They can be
divided into three categories. First, there are
commands that have no subsequent operations. They
perform a single function such as to enable a write
operation. Second are commands followed by one
byte, either in or out. They operate on the status
register. The third group includes commands for
memory transactions followed by address and one or
more bytes of data.
Table 1. Op-code Commands
Name
Description
Set Write Enable Latch
WREN
Write Disable
WRDI
Read Status Register
RDSR
Write Status Register
WRSR
Read Memory Data
READ
WRITE
Write Memory Data
WREN - Set Write Enable Latch
The FM25256 will power up with writes disabled.
The WREN command must be issued prior to any
write operation. Sending the WREN op-code will
allow the user to issue subsequent op-codes for
write operations. These include writing the status
register and writing the memory.
Sending the WREN op-code causes the internal
Write Enable Latch to be set. A flag bit in the status
register, called WEL, indicates the state of the latch.
WEL=1 indicates that writes are permitted.
Attempting to write the WEL bit in the status
register has no effect on the state of this bit.
Completing any write operation will automatically
clear the write-enable latch and prevent further
writes without another WREN command. Figure 5
illustrates the WREN command bus configuration.
WRDI - Write Disable
The WRDI command disables all write activity by
clearing the Write Enable Latch. The user can verify
that writes are disabled by reading the WEL bit in
the status register and verifying that WEL=0. Figure
6 illustrates the WRDI command bus configuration.
Op-code
0000
0000
0000
0000
0000
0000
0110b
0100b
0101b
0001b
0011b
0010b
CS
0
SCK
1
2
3
4
5
6
7
SI
SO
0
0
0
0
Hi-Z
0
1
1
0
Figure 5. WREN Bus Configuration
Rev. 2.0
Apr. 2005
Page 5 of 13

FM25256-G相似产品对比

FM25256-G FM25256-S
描述 Memory Circuit, 32KX8, CMOS, PDSO8, GREEN, MS-012AA, SOIC-8 Memory Circuit, 32KX8, CMOS, PDSO8, MS-012AA, SOIC-8
是否Rohs认证 符合 不符合
厂商名称 Ramtron International Corporation (Cypress Semiconductor Corporation) Ramtron International Corporation (Cypress Semiconductor Corporation)
零件包装代码 SOIC SOIC
包装说明 SOP, SOP8,.25 SOP, SOP8,.25
针数 8 8
Reach Compliance Code unknown unknown
JESD-30 代码 R-PDSO-G8 R-PDSO-G8
长度 4.9 mm 4.9 mm
内存密度 262144 bit 262144 bit
内存集成电路类型 MEMORY CIRCUIT MEMORY CIRCUIT
内存宽度 8 8
功能数量 1 1
端子数量 8 8
字数 32768 words 32768 words
字数代码 32000 32000
工作模式 SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
组织 32KX8 32KX8
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP SOP
封装等效代码 SOP8,.25 SOP8,.25
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE
电源 5 V 5 V
认证状态 Not Qualified Not Qualified
座面最大高度 1.75 mm 1.75 mm
最大待机电流 0.00015 A 0.00015 A
最大压摆率 0.0055 mA 0.0055 mA
最大供电电压 (Vsup) 5.5 V 5.5 V
最小供电电压 (Vsup) 4 V 4 V
标称供电电压 (Vsup) 5 V 5 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子形式 GULL WING GULL WING
端子节距 1.27 mm 1.27 mm
端子位置 DUAL DUAL
宽度 3.9 mm 3.9 mm
用线程解决网络断开重连的问题
网络断开重连-------线程 网络断开后重连的问题,可以使用线程去重连,即创建一个线程专门负责去建立连接,如果连接断开,则由这个线程去重新连接,连接完成后,这个线程则会阻塞(休眠 ......
wuquan-1230 嵌入式系统
哪位大神进来看一下
各位大神,小弟现在需要写一份代码,芯片型号STM32F103rct6,需要实现的功能是,驱动外部ADS1115,然后在LCD上显示,同时在LCD上显示一个logo 一串汉字,有偿感谢,哪位帮忙看一下,会的话请加 ......
枯藤老树昏鸦 单片机
求助DHCPS_DEBUG的使用
想要使DHCP Server输出调试信息需要定义DHCPS_DEBUG,但是在dhcp.h、dhcps.h、dhcpsLib.h、ioLib.h中"#define DHCPS_DEBUG"后重新编译镜像,系统启动后仍无调试信息输出,DHCP Server已经在运行 ......
chengaj 嵌入式系统
【EEWORLD大学堂TI教室】第三批LaunchPad寄送名单
凡认真学习EEWORLD大学堂TI教室课程并参与“学习测试”,正确率在60%即可获赠TI LaunchPad开发板一块。活动详情:https://www.eeworld.com.cn/huodong/TI_LaunchPad_20120510/下面公布第三批Lau ......
EEWORLD社区 微控制器 MCU
C语言二维字符数组使用的误区
误区:在C语言的教学中,发现很多学员老出现这个问题,在定义字符二维数组上,这样定义char buf={0};后面使用buf,buf....总觉得有无穷无尽可以使用。 调试无果:一开始,学员用的没有问题,等 ......
zhuoyue 编程基础
请教,关于如何让mosfet 工作在放大区
我使用一p-channel mosfet(最大电流16A). Vs=Vcc, d极经负载10欧姆到地,无其他元件。Vg 从Vcc 到0变化,整个过程中,mosfet似乎只有off(0v),on(Vcc) 两种状态,没有看到有线性放大区。 ......
lyzj321 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 391  1208  15  2139  2376  33  7  11  49  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved