电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TSPC750AVGB/Q8LE

产品描述RISC Microprocessor, 32-Bit, 200MHz, CMOS, CBGA360, 25 X 25 MM, 3.20 MM HEIGHT, 1.27 MM PITCH, CERAMIC, BGA-360
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小679KB,共44页
制造商Atmel (Microchip)
下载文档 详细参数 全文预览 文档解析

TSPC750AVGB/Q8LE概述

RISC Microprocessor, 32-Bit, 200MHz, CMOS, CBGA360, 25 X 25 MM, 3.20 MM HEIGHT, 1.27 MM PITCH, CERAMIC, BGA-360

TSPC750AVGB/Q8LE规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Atmel (Microchip)
零件包装代码BGA
包装说明BGA,
针数360
Reach Compliance Codecompliant
ECCN代码3A001.A.2.C
地址总线宽度32
位大小32
边界扫描YES
最大时钟频率83.3 MHz
外部数据总线宽度64
格式FLOATING POINT
集成缓存YES
JESD-30 代码S-CBGA-B360
长度25 mm
低功率模式YES
湿度敏感等级1
端子数量360
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)225
认证状态Not Qualified
筛选级别MIL-STD-883 Class B
座面最大高度3.2 mm
速度200 MHz
最大供电电压2.7 V
最小供电电压2.5 V
标称供电电压2.6 V
表面贴装YES
技术CMOS
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度25 mm
uPs/uCs/外围集成电路类型MICROPROCESSOR, RISC

文档解析

这份文档是关于TSPC750A/740A微处理器的详细技术手册,包含了大量的技术信息。以下是一些主要的、值得关注的技术细节:

  1. 处理器性能

    • 12.4 SPECint95, 8.4 SPECfp95 性能评分在266 MHz频率下(TSPC750A)。
    • 488 MIPS 处理能力在266 MHz频率下。
  2. 功耗与节能模式

    • PD典型功耗为4.2W(在200 MHz频率下)。
    • 支持Nap、Doze和Sleep模式以实现节能。
  3. 处理器架构

    • 超标量设计,每个时钟周期可发出3条指令到6个独立执行单元。
    • 支持4-GByte的直接寻址范围。
    • 64位数据总线和32位地址总线接口。
  4. 缓存系统

    • 32KB指令和数据缓存,具有写回和写直通操作。
    • TSPC750A具有专用的L2缓存接口和片上标签。
  5. 兼容性

    • 与PowerPC 603™和PowerPC 604™系列软件和总线兼容。
    • TSPC740A与TSPC603e系列引脚兼容。
  6. 封装选项

    • 提供CBGA(陶瓷球栅阵列)和CI-CBGA(带有焊柱插层的陶瓷球栅阵列)封装。
  7. 电源管理

    • 支持动态电源管理功能,当内部功能单元空闲时自动降低功耗。
  8. 热管理

    • 集成了热管理辅助单元,包括片上热传感器和控制逻辑。
  9. 测试与可靠性

    • 遵循MIL-STD-883标准进行测试,并提供全军用温度范围(-55°C至+125°C)和工业温度范围(-40°C至+110°C)的选项。
  10. 绝对最大额定值

    • 详细列出了电压、温度等绝对最大应力条件。
  11. 推荐工作条件

    • 提供了核心供电电压、输入电压等的推荐工作范围。
  12. 电气特性

    • 包括静态特性(如输入高电压、输入低电压等)和动态特性(如时钟AC规格、60x总线输入/输出AC规格等)。
  13. 信号描述

    • 详细列出了每个信号的描述和功能。
  14. 系统设计信息

    • 提供了有关电源供应过滤、去耦建议、连接建议等系统设计指导。
  15. PLL(相位锁定环)配置

    • 提供了详细的PLL配置信息,包括不同的总线对核心频率乘数。
  16. 订购信息

    • 包括产品型号、封装类型、筛选级别、最大内部处理器速度、温度范围等的订购指南。

TSPC750AVGB/Q8LE文档预览

Features
12.4 SPECint95, 8.4 SPECfp95 at 266 MHz (TSPC750A) with 1 MB L2 at 133 MHz
11.5 SPECint95, 6.9 SPECfp95 at 266 MHz (TSPC740A)
488 MIPS at 266 MHz
Selectable Bus Clock (11 CPU Bus Dividers up to 8x)
P
D
Typical 4.2 W at 200 MHz, Full Operating Conditions
Nap, Doze and Sleep Modes for Power Savings
Superscalar (3 Instructions per Clock Cycle)
4-GByte Direct Addressing Range
64-bit Data and 32-bit Address Bus Interface
32 KB Instruction and Data Cache
Six Independent Execution Units and Two Register Files
Write-back and Write-through Operations
f
int
max = 266 MHz
f
bus
max = 83.3 MHz
Compatible CMOS Input / TTL Output
Description
The TSPC750A and TSPC740A microprocessor (after named 750A/740A) are low-
power implementations of the PowerPC Reduced Instruction Set Computer (RISC)
architecture.
The 750A/740A microprocessors’ designs are superscalar, capable of issuing three
instructions per clock cycle into six independent execution units.
The 740A/750A microprocessors use a 2.6/3.3V CMOS process technology and
maintain full interface compatibility with TTL devices.
The 750A/740A provide four software controllable power-saving modes and a thermal
assist unit management.
The 750A/740A microprocessors have separate 32K byte, physically-addressed
instruction and data caches and differ only in that the 750A features a dedicated L2
cache interface with L2 on-chip tags.
Both are software and bus-compatible with the PowerPC 603
and PowerPC 604
families, and are fully JTAG compliant.
The TSPC740A microprocessor is pin compatible with the TSPC603e family.
PowerPC
750A/740A RISC
Microprocessor
Family PID8t-
750A/740A
Specification
TSPC750A/740A
G suffix
CBGA255 and CBGA360
Ceramic Ball Grid Array
GS suffix
CI-CBGA255 and CI-CBGA360
Ceramic Ball Grid Array
with Solder Column Interposer (SCI)
Rev. 2128A–HIREL–01/02
1
Screening
This product is manufactured in full compliance with:
CBGA upscreenings based upon ATMEL-Grenoble standards
Full military temperature range (Tc = -55°C,+125°C)
Industrial temperature range (Tc = -40°C, +110°C)
CI-CGA versions of TSPC740A and TSPC750A (planned)
The TSPC750A is targeted for low power systems and supports the following power
management features — doze, nap, sleep, and dynamic power management. The
TSPC750A consists of a processor core and an internal L2 Tag combined with a dedi-
cated L2 cache interface and a 60x bus.
Simplified Block
Diagram
Figure 1.
TSPC750A Block Diagram
Instruction Fetch
Branch Unit
Contr l Unit
o
Completion
32K ICache
System Unit
Dispatch
BHT/BTIC
GPRs
FXU1
FXU2
Rename
Buffers
LSU
FPRs
Rename
Buffers
FPU
32K DCache
L2 Tags
L2 Cache
BIU
60x BIU
2
TSPC750A/740A
2128A–HIREL–01/02
TSPC750A/740A
General Parameters
Technology
Die Size
Transistor Count
Logic Design
Packages L2
The general parameters of the 750A/740A are the following:
0.29 mm CMOS, five-layer metal
7.56 mm x 8.79 mm (67 mm
2
)
6.35 million
Fully-static
740A: Surface mount 255 ceramic ball grid array (CBGA) and column interposer ceramic grid
array CI-CGA without L2interface
750A: Surface mount 360 ceramic ball grid array (CBGA) and column interposer ceramic grid
array CI-CGA with L2 interface
Core Power Supply
I/O Power Supply
2.6V ± 100 mV
3.3V ± 5% V
DC
Except L2 cache interface that is not supported by the PowerPC version, the major fea-
tures implemented in the PowerPC 750A architecture are as follows:
Internal L2 cache controller and 4K-entry tags; external data SRAMs
256K, 512K, and 1-Mbyte 2-way set associative L2 cache support
Copy-back or write-through data cache (on a page basis, or for all L2)
64-byte (256K/512K) and 128-byte (1-Mbyte) sectored line size
Supports flow-through (reg-buf) synchronous burst SRAMs, pipelined (reg-reg)
synchronous burst SRAMs, and pipelined (reg-reg) late-write synchronous burst
SRAMs
Core-to-L2 frequency divisors of
÷1, ÷1.5, ÷2, ÷2.5,
and
÷3
supported
Four instructions fetched per clock
One branch processed per cycle (plus resolving 2 speculations)
Up to 1 speculative stream in execution, 1 additional speculative stream in fetch
512-entry branch history table (BHT) for dynamic prediction
64-entry, 4-way set associative branch target instruction cache (BTIC) to minimize
branch delay slots
Full hardware detection of dependencies (resolved in the execution units)
Dispatch two instructions to six independent units (system, branch, load/store, fixed-
point unit 1, fixed-point unit 2, or floating-point)
Serialization control (predispatch, postdispatch, execution serialization)
One cycle load or store cache access (byte, half-word, word, double-word)
Effective address generation
Hits under misses (one outstanding miss)
Single-cycle misaligned access within double word boundary
Alignment, zero padding, sign extend for integer register file
Floating-point internal format conversion (alignment, normalization)
Sequencing for load/store multiples and string operations
Store gathering
Cache and TLB instructions
Features
Level 2 (L2) Cache Interface
(not implemented on
TSPC740A)
Branch Processing Unit
Dispatch Unit
Load/Store Unit
3
2128A–HIREL–01/02
Fixed-point Units
Bus Interface
Big- and little-endian byte addressing supported
Misaligned little-endian support in hardware
Fixed-point unit 1 (FXU1)-multiply, divide, shift, rotate, arithmetic, logical
Fixed-point unit 2 (FXU2)-shift, rotate, arithmetic, logical
Single-cycle arithmetic, shift, rotate, logical
Multiply and divide support (multi-cycle)
Early out multiply
Compatible with 60x processor interface
32-bit address bus
64-bit data bus
Bus-to-core frequency multipliers of 3x, 3.5x, 4x, 4.5x, 5x, 5.5x, 6x, 6.5x, 7x, 7.5x,
8x supported
Register file access
Forwarding control
Partial instruction decode
Support for IEEE-754 standard single- and double-precision floating-point arithmetic
3 cycle latency, 1 cycle throughput, single-precision multiply-add
3 cycle latency, 1 cycle throughput, double-precision add
4 cycle latency, 2 cycle throughput, double-precision multiply-add
Hardware support for divide
Hardware support for denormalized numbers
Time deterministic non-IEEE mode
Executes CR logical instructions and miscellaneous system instructions
Special register transfer instructions
32K, 32-byte line, 8-way set associative instruction cache
32K, 32-byte line, 8-way set associative data cache
Single-cycle cache access
Pseudo-LRU replacement
Copy-back or write-through data cache (on a page per page basis)
Supports all PowerPC memory coherency modes
Non-blocking instruction and data cache (one outstanding miss under hits)
No snooping of instruction cache
128 entry, 2-way set associative instruction TLB
128 entry, 2-way set associative data TLB
Hardware reload for TLBs
4 instruction BATs and 4 data BATs
Virtual memory support for up to 4 hexabytes (2
52
) of virtual memory
Real memory support for up to 4 gigabytes (2
32
) of physical memory
Decode
Floating-point Unit
System Unit
Cache Structure
Memory Management Unit
4
TSPC750A/740A
2128A–HIREL–01/02
TSPC750A/740A
Testability
Integrated Power
Management
Integrated Thermal
Management Assist Unit
Reliability and Serviceability
LSSD scan design
JTAG interface
Low-power 2.6/3.3V design
Three static power saving modes: doze, nap, and sleep
Automatic dynamic power reduction when internal functional units are idle
On-chip thermal sensor and control logic
Thermal Management Interrupt for software regulation of junction temperature.
Parity checking on 60x and L2 cache buses
Pin Assignments
TSPC740A Package
The pinout of the TSPC740A, 255 CBGA and CI-CGA packages as viewed from the top
surface.
5
2128A–HIREL–01/02
你家里安装安防系统了吗?
作为安防行业的一员,想了解一下各位对安防产品的信任程度到底有多少? 在自己的家里是否有安装了安防系统?安装了什么?监控?报警?门禁...... 欢迎大家讨论讨论,积极回复!!...
电子制作 工业自动化与控制
[原创]单片机—要重视它,要趁早学!
对于现在的大学课程,往往把单片机这门课排到第三甚至是第四学年才开始学。我个人感觉是学得太晚了,我想全国大学生电子设计竞赛肯定是与你无缘了,大学里没张过硬的招牌毕业后找工作你能信心十 ......
单片机爱好者 单片机
【辛版的小编程题】指针作为参数传递?
本帖最后由 辛昕 于 2018-3-30 02:11 编辑 这个小小的编程题,答案很简单。 但是,它背后引发出来的一句简短结论,却很值得玩味—— 以指针(地址)的形式传递形参,形参可以被修改。 ......
辛昕 嵌入式系统
了解移动电源充电的基本知识
转自:deyisupport 移动电源用于智能手机或平板电脑等便携式电子产品的流行个人装置,其时尚而薄的外形意味着有限的电池容量。移动电源是便携式二次电池,用于在无法使用交流电源时存储能量 ......
okhxyyo 能源基础设施
针对Intel® Atom处理器N270的电源参考设计
61664 此参考设计旨在给Intel® Atom N270处理器供电。...
莫妮卡 模拟与混合信号
TL16C554波特率如何设置
请问大神,TL16C554如何设置波特率?是设置DLL和DLM寄存器吗?谢谢! ...
chenbingjy DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2258  2646  2057  1309  1323  53  21  35  26  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved