电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDTQS5LV931-66Q

产品描述PLL Based Clock Driver, 5LV Series, 6 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, QSOP-20
产品类别逻辑    逻辑   
文件大小73KB,共8页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

IDTQS5LV931-66Q概述

PLL Based Clock Driver, 5LV Series, 6 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, QSOP-20

IDTQS5LV931-66Q规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QSOP
包装说明QSOP-20
针数20
Reach Compliance Codenot_compliant
系列5LV
输入调节SCHMITT TRIGGER
JESD-30 代码R-PDSO-G20
JESD-609代码e0
长度8.65 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数
端子数量20
实输出次数6
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)225
传播延迟(tpd)0.5 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.3 ns
座面最大高度1.75 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3.9116 mm
最小 fmax66 MHz

文档预览

下载PDF文档
QS5LV931
3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
INDUSTRIAL TEMPERATURE RANGE
3.3V LOW SKEW CMOS PLL
CLOCK DRIVER WITH
INTEGRATED LOOP FILTER
FEATURES:
3.3V operation
JEDEC LVTTL compatible level
Clock input is 5V tolerant
Q outputs, Q/2 output
<300ps output skew, Q
0
–Q
4
Outputs 3-state and reset while OE/RST low
PLL disable feature for low frequency testing
Internal loop filter RC network
Internal VCO/2 option
Balanced drive outputs ±24mA
ESD >2000V
80MHz maximum frequency
Available in QSOP package
QS5LV931
DESCRIPTION:
The QS5LV931 Clock Driver uses an internal phase locked loop
(PLL) to lock low skew outputs to a reference clock input. Six outputs
are available: Q
0
–Q
4
, Q/2. Careful layout and design ensure <300ps
skew between the Q
0
–Q
4
, and Q/2 outputs. The QS5LV931 includes
an internal RC filter which provides excellent jitter characteristics and
eliminates the need for external components. Various combinations of
feedback and a divide-by-2 in the VCO path allow applications to be
customized for linear VCO operation over a wide range of input SYNC
frequencies. The PLL can also be disabled by the PLL_EN signal to
allow low frequency or DC testing. The QS5LV931 is designed for use
in cost sensitive high-performance computing systems, workstations,
multi-board computers, networking hardware, and mainframe systems.
Several can be used in parallel or scattered throughout a system for
guaranteed low skew, system-wide clock distribution networks. In the
QSOP package, the QS5LV931 clock driver represents the best value
in small form factor, high-performance clock management products.
For more information on PLL clock driver products, see Application
Note AN-227.
FUNCTIONAL BLOCK DIAGRAM
FEEDBACK
PLL_EN
FREQ_SEL
SYNC
O E/RST
PH ASE
DETE CTO R
LOO P
FILTER
0
1
VCO
1
/2
0
R
D
R
D
R
D
R
D
R
D
R
D
Q
Q
Q
Q
Q
Q
Q
Q/
2
Q
4
Q
3
Q
2
Q
1
Q
0
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
c
2002
Integrated Device Technology, Inc.
JANUARY 2002
DSC-5821/4

IDTQS5LV931-66Q相似产品对比

IDTQS5LV931-66Q IDTQS5LV931-50Q QS5LV931-66QG QS5LV931-80QG IDTQS5LV931-80Q QS5LV931-50QG
描述 PLL Based Clock Driver, 5LV Series, 6 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, QSOP-20 PLL Based Clock Driver, 5LV Series, 6 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, QSOP-20 PLL Based Clock Driver, 5LV Series, 6 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, GREEN, QSOP-20 PLL Based Clock Driver, 5LV Series, 6 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, GREEN, QSOP-20 PLL Based Clock Driver, 5LV Series, 6 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, QSOP-20 PLL Based Clock Driver, 5LV Series, 6 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, GREEN, QSOP-20
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QSOP QSOP QSOP QSOP QSOP QSOP
包装说明 QSOP-20 QSOP-20 GREEN, QSOP-20 SSOP, QSOP-20 SSOP,
针数 20 20 20 20 20 20
Reach Compliance Code not_compliant not_compliant compliant unknown not_compliant unknown
系列 5LV 5LV 5LV 5LV 5LV 5LV
输入调节 SCHMITT TRIGGER SCHMITT TRIGGER SCHMITT TRIGGER SCHMITT TRIGGER SCHMITT TRIGGER SCHMITT TRIGGER
JESD-30 代码 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20
JESD-609代码 e0 e0 e3 e3 e0 e3
长度 8.65 mm 8.65 mm 8.65 mm 8.65 mm 8.65 mm 8.65 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
功能数量 1 1 1 1 1 1
端子数量 20 20 20 20 20 20
实输出次数 6 6 6 6 6 6
最高工作温度 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SSOP SSOP SSOP SSOP SSOP SSOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH
传播延迟(tpd) 0.5 ns 0.5 ns 0.5 ns 0.5 ns 0.5 ns 0.5 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.3 ns 0.3 ns 0.3 ns 0.3 ns 0.3 ns 0.3 ns
座面最大高度 1.75 mm 1.75 mm 1.75 mm 1.75 mm 1.75 mm 1.75 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) MATTE TIN MATTE TIN Tin/Lead (Sn85Pb15) MATTE TIN
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.635 mm 0.635 mm 0.635 mm 0.635 mm 0.635 mm 0.635 mm
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL
宽度 3.9116 mm 3.9116 mm 3.9116 mm 3.9116 mm 3.9116 mm 3.9116 mm
最小 fmax 66 MHz 50 MHz 66 MHz 80 MHz 80 MHz 50 MHz
是否Rohs认证 不符合 不符合 符合 - 不符合 -
峰值回流温度(摄氏度) 225 240 260 - 240 -
处于峰值回流温度下的最长时间 30 30 30 - 30 -

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 263  1783  1576  159  1073  30  52  37  28  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved