电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY14B102N-BA25XI

产品描述Non-Volatile SRAM, 128KX16, 25ns, CMOS, PBGA48, 6 X 10 MM, 1.20 MM HEIGHT, ROHS COMPLIANT, FBGA-48
产品类别存储    存储   
文件大小633KB,共21页
制造商Cypress(赛普拉斯)
标准
下载文档 详细参数 全文预览

CY14B102N-BA25XI概述

Non-Volatile SRAM, 128KX16, 25ns, CMOS, PBGA48, 6 X 10 MM, 1.20 MM HEIGHT, ROHS COMPLIANT, FBGA-48

CY14B102N-BA25XI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Cypress(赛普拉斯)
零件包装代码BGA
包装说明TFBGA, BGA48,6X8,30
针数48
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间25 ns
JESD-30 代码R-PBGA-B48
JESD-609代码e1
长度10 mm
内存密度2097152 bit
内存集成电路类型NON-VOLATILE SRAM
内存宽度16
湿度敏感等级3
功能数量1
端子数量48
字数131072 words
字数代码128000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX16
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装等效代码BGA48,6X8,30
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3/3.3 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.003 A
最大压摆率0.07 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距0.75 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度6 mm

文档预览

下载PDF文档
ADVANCE
CY14B102L, CY14B102N
2-Mbit (256K x 8/128K x 16) nvSRAM
Features
Functional Description
The Cypress CY14B102L/CY14B102N is a fast static RAM, with
a nonvolatile element in each memory cell. The memory is
organized as 256K words of 8 bits each or 128K words of 16 bits
each. The embedded nonvolatile elements incorporate
QuantumTrap technology, producing the world’s most reliable
nonvolatile memory. The SRAM provides infinite read and write
cycles, while independent nonvolatile data resides in the highly
reliable QuantumTrap cell. Data transfers from the SRAM to the
nonvolatile elements (the STORE operation) takes place
automatically at power down. On power up, data is restored to
the SRAM (the RECALL operation) from the nonvolatile memory.
Both STORE and RECALL operations are also available under
software control.
15 ns, 20 ns, 25 ns, and 45 ns access times
Internally organized as 256K x 8 (CY14B102L) or 128K x 16
(CY14B102N)
Hands off automatic STORE on power down with only a small
capacitor
STORE to QuantumTrap
nonvolatile elements initiated by
software, device pin, or AutoStore
on power down
RECALL to SRAM initiated by software or power up
Infinite read, write, and recall cycles
200,000 STORE cycles to QuantumTrap
20 year data retention
Single 3V +20%, –10% operation
Commercial, Industrial and Automotive temperatures
48-pin FBGA, 44 and 54-pin TSOP II packages
Pb-free and RoHS compliance
Logic Block Diagram
V
CC
V
CAP
Address A
0
- A
17
CE
OE
WE
[1]
[1]
DQ0 - DQ7
CY14B102L
CY14B102N
HSB
BHE
BLE
V
SS
Note
1. Address A
0
- A
17
and Data DQ0 - DQ7 for x8 configuration, Address A
0
- A
16
and Data DQ0 - DQ15 for x16 configuration.
Cypress Semiconductor Corporation
Document Number: 001-45754 Rev. *A
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 27, 2008
[+] Feedback

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2305  500  886  1833  2491  47  11  18  37  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved