电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY62136CV30LL-55BVXI

产品描述Standard SRAM, 128KX16, 55ns, CMOS, PBGA48, 6 X 8 MM, 1 MM HEIGHT, LEAD FREE, VFBGA-48
产品类别存储    存储   
文件大小337KB,共12页
制造商Cypress(赛普拉斯)
标准
下载文档 详细参数 全文预览

CY62136CV30LL-55BVXI概述

Standard SRAM, 128KX16, 55ns, CMOS, PBGA48, 6 X 8 MM, 1 MM HEIGHT, LEAD FREE, VFBGA-48

CY62136CV30LL-55BVXI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Cypress(赛普拉斯)
零件包装代码BGA
包装说明VFBGA,
针数48
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间55 ns
JESD-30 代码R-PBGA-B48
JESD-609代码e1
长度8 mm
内存密度2097152 bit
内存集成电路类型STANDARD SRAM
内存宽度16
功能数量1
端子数量48
字数131072 words
字数代码128000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX16
封装主体材料PLASTIC/EPOXY
封装代码VFBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, VERY THIN PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1 mm
最大供电电压 (Vsup)3.3 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距0.75 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度6 mm

CY62136CV30LL-55BVXI文档预览

CY62136CV30 MoBL
®
2-Mbit (128K x 16) Static RAM
Features
• Very high speed
— 55 ns
• Voltage range
— 2.7V – 3.3V
• Pin-compatible with the CY62136V
• Ultra-low active power
— Typical active current: 1.5 mA @ f = 1 MHz
— Typical active current: 7 mA @ f = f
Max
(55 ns speed)
• Low standby power
• Easy memory expansion with CE and OE features
• Automatic power-down when deselected
• CMOS for optimum speed/power
• Available in Pb-free and non Pb-free 48-ball VFBGA
package
This is ideal for providing More Battery Life™ (MoBL
®
) in
portable applications such as cellular telephones. The device
also has an automatic power-down feature that significantly
reduces power consumption by 80% when addresses are not
toggling. The device can also be put into standby mode
reducing power consumption by more than 99% when
deselected (CE HIGH). The input/output pins (I/O
0
through
I/O
15
) are placed in a high-impedance state when: deselected
(CE HIGH), outputs are disabled (OE HIGH), both Byte High
Enable and Byte Low Enable are disabled (BHE, BLE HIGH),
or during a write operation (CE LOW, and WE LOW).
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is
written into the location specified on the address pins (A
0
through A
16
). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O
8
through I/O
15
) is written into the location
specified on the address pins (A
0
through A
16
).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O
0
to I/O
7
. If Byte High Enable (BHE) is
LOW, then data from memory will appear on I/O
8
to I/O
15
. See
the truth table at the back of this data sheet for a complete
description of read and write modes.
Functional Description
[1]
The CY62136CV30 is high-performance CMOS static RAM
organized as 128K words by 16 bits. This device features
advanced circuit design to provide ultra-low active current.
Logic Block Diagram
DATA IN DRIVERS
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
ROW DECODER
128K x 16
RAM Array
SENSE AMPS
I/O
0
–I/O
7
I/O
8
–I/O
15
COLUMN DECODER
BHE
WE
CE
OE
BLE
A
11
A
12
A
13
A
14
A
15
Note:
1. For best practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.
A
16
Cypress Semiconductor Corporation
Document #: 38-05199 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 19, 2006
[+] Feedback
CY62136CV30 MoBL
®
Product Portfolio
Power Dissipation
Operating, I
CC
(mA)
V
CC
Range (V)
Product
CY62136CV30LL
V
CC(min.)
2.7
V
CC(typ.)
[2]
V
CC(max.)
3.0
3.3
f = 1 MHz
Speed
(ns)
55
70
Typ.
[2]
1.5
1.5
Max.
3
3
f = f
Max
Typ.
[2]
7
5.5
Max.
15
12
Standby, I
SB2
(µA)
Typ.
[2]
2
Max.
10
Pin Configuration
[3, 4]
48-ball VFBGA
Top View
1
BLE
I/O
8
I/O
9
V
SS
V
CC
I/O
14
I/O
15
NC
2
OE
BHE
I/O
10
I/O
11
3
A
0
A
3
A
5
NC
4
A
1
A
4
A
6
A
7
A
16
A
15
A
13
A
10
5
A
2
CE
I/O
1
I/O
3
I/O
4
I/O
5
WE
A
11
6
NC
I/O
0
I/O
2
V
CC
V
SS
I/O
6
I/O
7
NC
A
B
C
D
E
F
G
H
I/O
12
DNU
I/O
13
NC
A
8
A
14
A
12
A
9
Notes:
2. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V
CC
= V
CC(typ.)
, T
A
= 25°C.
3. NC pins are not connected to the die.
4. E3 (DNU) pin have to be left floating or tied to V
SS
to ensure proper operation.
Document #: 38-05199 Rev. *E
Page 2 of 12
[+] Feedback
CY62136CV30 MoBL
®
Maximum Ratings
(Above which the useful life may be impaired. For user guide-
lines, not tested.)
Storage Temperature ................................. –65°C to +150°C
Ambient Temperature with
Power Applied............................................. –55°C to +125°C
Supply Voltage to Ground Potential–0.5V to V
CC(max)
+ 0.5V
DC Voltage Applied to Outputs
in High-Z State
[5]
....................................–0.5V to V
CC
+ 0.3V
Device
CY62136CV30
Range
DC Input Voltage
[5]
................................ –0.5V to V
CC
+ 0.3V
Output Current into Outputs (LOW)............................. 20 mA
Static Discharge Voltage.......................................... > 2001V
(per MIL-STD-883, Method 3015)
Latch-up Current.................................................... > 200 mA
Operating Range
Ambient
Temperature
V
CC
Industrial –40°C to +85°C 2.7V to 3.3V
Electrical Characteristics
Over the Operating Range
CY62136CV30-55
Parameter
V
OH
V
OL
V
IH
V
IL
I
IX
I
OZ
I
CC
Description
Output HIGH Voltage
Output LOW Voltage
Input HIGH Voltage
Input LOW Voltage
Input Leakage Current GND < V
I
< V
CC
Output Leakage
Current
V
CC
Operating Supply
Current
GND < V
O
< V
CC
, Output Disabled
f = f
Max
= 1/t
RC
f = 1 MHz
V
CC
= 3.3V
I
OUT
= 0 mA
CMOS Levels
Test Conditions
I
OH
= –1.0 mA
I
OL
= 2.1 mA
V
CC
= 2.7V
V
CC
= 2.7V
2.2
–0.3
–1
–1
7
1.5
2
Min.
2.4
0.4
V
CC
+
0.3V
0.8
+1
+1
15
3
10
2.2
–0.3
–1
–1
5.5
1.5
2
Typ.
[2]
Max.
CY62136CV30-70
Min.
2.4
0.4
V
CC
+
0.3V
0.8
+1
+1
12
3
10
µA
Typ.
[2]
Max.
Unit
V
V
V
V
µA
µA
mA
I
SB1
Automatic CE
CE > V
CC
– 0.2V
Power-down Current — V
IN
> V
CC
– 0.2V or V
IN
< 0.2V,
CMOS Inputs
f = f
Max
(Address and Data Only),
f = 0 (OE, WE, BHE, and BLE)
Automatic CE
CE > V
CC
– 0.2V
Power-down Current — V
IN
> V
CC
– 0.2V or V
IN
< 0.2V,
CMOS Inputs
f = 0, V
CC
= 3.3V
I
SB2
2
10
2
10
µA
Capacitance
[7]
Parameter
C
IN
C
OUT
Description
Input Capacitance
Output Capacitance
Test Conditions
T
A
= 25°C, f = 1 MHz, V
CC
= V
CC(typ.)
Max.
6
8
Unit
pF
pF
Thermal Resistance
[7]
Parameter
Θ
JA
Θ
JC
Description
Thermal Resistance
(Junction to Ambient)
Thermal Resistance
(Junction to Case)
Test Conditions
Still Air, soldered on a 3 x 4.5 inch,
2-layer printed circuit board
VFBGA
55
16
Unit
°C/W
°C/W
Notes:
5. V
IL(min.)
= –2.0V for pulse durations less than 20 ns.
6. Tested initially and after any design or process changes that may affect these parameters.
7. Full Device AC operation requires linear V
CC
ramp from V
DR
to V
CC(min.)
> 100
µs
or stable at V
CC(min.)
> 100
µs.
Document #: 38-05199 Rev. *E
Page 3 of 12
[+] Feedback
CY62136CV30 MoBL
®
AC Test Loads and Waveforms
R1
V
CC
OUTPUT
30 pF
INCLUDING
JIG AND
SCOPE
Equivalent to:
THEVENIN EQUIVALENT
R
TH
OUTPUT
V
TH
R2
V
CC
Typ
10%
GND
Rise TIme: 1 V/ns
ALL INPUT PULSES
90%
90%
10%
Fall Time: 1 V/ns
Parameters
R1
R2
R
TH
V
TH
3.0V
1105
1550
645
1.75
Unit
V
Data Retention Characteristics
(Over the Operating Range)
Parameter
V
DR
I
CCDR
t
CDR[7]
t
R[7]
Description
V
CC
for Data Retention
Data Retention Current
V
CC
= 1.5V, CE > V
CC
– 0.2V,
V
IN
> V
CC
– 0.2V or V
IN
< 0.2V
0
t
RC
Conditions
Min.
1.5
1
Typ.
[2]
Max.
V
cc(max)
6
Unit
V
µA
ns
ns
Chip Deselect to Data
Retention Time
Operation Recovery Time
Data Retention Waveform
DATA RETENTION MODE
V
CC
V
CC(min)
t
CDR
V
DR
> 1.5 V
V
CC(min)
t
R
CE
Document #: 38-05199 Rev. *E
Page 4 of 12
[+] Feedback
CY62136CV30 MoBL
®
Switching Characteristics
Over the Operating Range
[8]
55 ns
Parameter
Read Cycle
t
RC
t
AA
t
OHA
t
ACE
t
DOE
t
LZOE
t
HZOE
t
LZCE
t
HZCE
t
PU
t
PD
t
DBE
t
LZBE
t
HZBE
Write Cycle
[11]
t
WC
t
SCE
t
AW
t
HA
t
SA
t
PWE
t
BW
t
SD
t
HD
t
HZWE
t
LZWE
Write Cycle Time
CE LOW to Write End
Address Set-up to Write End
Address Hold from Write End
Address Set-up to Write Start
WE Pulse Width
BHE/BLE Pulse Width
Data Set-up to Write End
Data Hold from Write End
WE LOW to High-Z
[9, 10]
WE HIGH to Low-Z
[9]
10
55
45
45
0
0
40
50
25
0
20
10
70
60
60
0
0
45
60
30
0
25
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Read Cycle Time
Address to Data Valid
Data Hold from Address Change
CE LOW to Data Valid
OE LOW to Data Valid
OE LOW to Low-Z
[9]
OE HIGH to High-Z
[9, 10]
CE LOW to Low-Z
[9]
CE HIGH to High-Z
[9, 10]
CE LOW to Power-up
CE HIGH to Power-down
BHE/BLE LOW to Data Valid
BHE/BLE LOW to Low-Z
[9]
BHE/BLE HIGH to High-Z
[9, 10]
5
20
0
55
25
5
25
10
20
0
70
35
5
20
10
25
10
55
25
5
25
55
55
10
70
35
70
70
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Description
Min.
Max.
Min.
70 ns
Max.
Unit
Notes:
8. Test conditions assume signal transition time of 5 ns or less, timing reference levels of V
CC(typ.)
/2, input pulse levels of 0 to V
CC(typ.)
, and output loading of the
specified I
OL
/I
OH
and 30 pF load capacitance.
9. At any given temperature and voltage condition, t
HZCE
is less than t
LZCE
, t
HZBE
is less than t
LZBE
, t
HZOE
is less than t
LZOE
, and t
HZWE
is less than t
LZWE
for any
given device.
10. It
HZOE
, t
HZCE
, t
HZBE
, and t
HZWE
transitions are measured when the outputs enter a high-impedance state.
11. The internal write time of the memory is defined by the overlap of WE, CE = V
IL
, BHE and/or BLE = V
IL
. All signals must be ACTIVE to initiate a write and any
of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates
the write.
Document #: 38-05199 Rev. *E
Page 5 of 12
[+] Feedback
C2664错误(EVC环境下)
wsprintf(sTmp,"%d.%d.%d.%d",(IP&0xFF),((IP>>8 ) & 0xFF),((IP>>16) & 0xFF),((IP>>24) & 0xFF)); m_ip_combo_ctrl.AddString(sTmp); 这里出现了两个错误: error C2664: 'wsprintfW' : ca ......
greensju 嵌入式系统
射频电路PCB设计中放大器需要注意什么
在微波频段,如何保证放大器的输出信号不会反馈到输入端,多级放大器的连接需要注意什么?有没有大神解释一下! ...
明天你好123 PCB设计
VisualGDB调试F7discovery下载器问题
242215 test不能通过 ...
lidonglei1 stm32/stm8
众多NEC电子的中文资料
本帖最后由 paulhyde 于 2014-9-15 09:29 编辑 众多NEC电子的中文资料,大家快来发掘~~NEC电子提供了众多NEC电子的中文资料,大家快来发掘~~NEC电子提供了很多单片机的中文资料,大家可以自己 ......
yushiqian 电子竞赛
转帖:国外工程师的管理
国外工程师的管理 管理是个大题目, 足够写一本书了. 我在此准备用2篇博文, 只能写个皮毛. 还是那句话, 我不想因篇幅太短引起误解或误导, 所以读者如果觉得什么地方写的太简短看得不太明白的 ......
wangfuchong 聊聊、笑笑、闹闹
C51步步学笔记
Neoic论坛的一篇很不错的帖子,详细讲述了如何使用C语言开发51系列单片机。具体内容见如下链接: C51步步学笔记...
shuijian 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 537  2740  1649  1916  876  55  43  46  31  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved