电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BU-61843G4-182W

产品描述Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, MQFP72, GULL WING, PACKAGE-72
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小345KB,共56页
制造商Data Device Corporation
下载文档 详细参数 全文预览

BU-61843G4-182W概述

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, MQFP72, GULL WING, PACKAGE-72

BU-61843G4-182W规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Data Device Corporation
零件包装代码QFP
包装说明QFP,
针数72
Reach Compliance Codecompliant
地址总线宽度16
边界扫描NO
最大时钟频率16 MHz
通信协议MIL-STD-1553A; MIL-STD-1553B
数据编码/解码方法BIPH-LEVEL(MANCHESTER)
最大数据传输速率0.125 MBps
外部数据总线宽度16
JESD-30 代码S-MQFP-G72
JESD-609代码e0
长度25.4 mm
低功率模式NO
串行 I/O 数2
端子数量72
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料METAL
封装代码QFP
封装形状SQUARE
封装形式FLATPACK
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
筛选级别MIL-STD-883
座面最大高度4.245 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式GULL WING
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度25.4 mm
uPs/uCs/外围集成电路类型SERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553

文档预览

下载PDF文档
BU-6174X/6184X/6186X
ENHANCED MINIATURE ADVANCED
COMMUNICATIONS ENGINE
(ENHANCED MINI-ACE)
DESCRIPTION
The Enhanced Mini-ACE family of
MIL-STD-1553 terminals provide
complete interfaces between a
host processor and a 1553 bus.
These terminals integrate dual
transceiver, protocol logic, and
4K words or 64K words of RAM.
With a 1.0 inch square package,
the Enhanced Mini-ACE is nearly
100% footprint and software com-
patibile with the previous genera-
tion Mini-ACE (Plus) terminals, and
is software compatibile with the
older ACE series.
The Enhanced Mini-ACE is pow-
ered by a choice 5V, or 5V/3.3V
(3.3V logic). Multiprotocol support
of
MIL-STD-1553A/B
and
STANAG 3838, including versions
incorporating McAir compatible
transmitters, is provided. There is a
choice of 10, 12, 16, or 20 Mhz
clocks. The BC/RT/MT versions
with 64K words of RAM include
built-in RAM parity checking.
BC features include a built-in mes-
sage sequence control engine,
with a set of 20 instructions. This
provides an autonomous means of
implementing multi-frame mes-
sage scheduling, message retry
schemes, data double buffering,
asynchronous message insertion,
and reporting to the host CPU. The
Enhanced Mini-ACE incorporates
a fully autonomous built-in self-test,
which provides comprehensive
testing of the internal protocol logic
and/or RAM.
The Enhanced Mini-ACE RT offers
the same choices of subaddress
buffering as the ACE and Mini-ACE
(Plus), along with a global circular
buffering option, 50% rollover inter-
rupt for circular buffers, an interrupt
status queue, and an "Auto-boot"
option to support MIL-STD-1760.
The Enhanced Mini-ACE terminals
provide the same flexibility in host
interface configurations as the
ACE/Mini-ACE, along with a reduc-
tion in the host processor's worst
case holdoff time.
FEATURES
FULLY INTEGRATED 1553A/B NOTICE 2,
COMPATIBLE WITH MINI-ACE (PLUS)
AND ACE GENERATIONS
MCAIR, STANAG 3838 INTERFACE TERMINAL
CHOICE OF :
RT OR BC/RT/MT IN SAME FOOTPRINT
RT OR BC/RT/MT WITH 4K RAM
BC/RT/MT WITH 64K RAM, WITH RAM PARITY
CHOICE OF 5V OR 3.3V LOGIC
5V TRANSCEIVER WITH 1760 AND
MCAIR COMPATIBLE OPTIONS
COMPREHENSIVE BUILT-IN SELF-TEST
FLEXIBLE PROCESSOR/MEMORY
INTERFACE, WITH REDUCED HOST WAIT TIME
CHOICE OF 12, 12, 18, OR 20 MHZ CLOCK
HIGHLY AUTONOMOUS BC WITH
BUILT-IN MESSAGE SEQUENCE CONTROL:
FRAME SCHEDULING
BRANCHING
ASYNCHRONOUS MESSAGE INSERTION
GENEERAL PURPOSE QUEUE
USER-DEFINED INTERRUPTS
ADVANCED RT FUNCTIONS
INTERRPTS
GLOBAL CIRCULAR BUFFERING
INTERRUPT STATUS QUEUE
50% CIRCULAR BUFFER ROLLOVER
TX/RX_A
SHARED
RAM
CH. A
TRANSCEIVER
A
DATA
BUFFERS
PROCESSOR
DATA BUS
*
TX/RX_A
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMORY
MANAGEMENT
D15-D0
TX/RX_B
ADDRESS BUS
ADDRESS
BUFFERS
A15-A0
PROCESSOR
ADDRESS BUS
CH. B
TRANSCEIVER
B
TX/RX_B
PROCESSOR
AND
MEMORY
INTERFACE
LOGIC
TRANSPARENT/BUFFERED, STRBD, SELECT,
RD/WR, MEM/REG, TRIGGER_SEL/MEMENA-IN,
MSB/LSB/DTGRT
IOEN, MEMENA-OUT, READYD
ADDR_LAT/MEMOE, ZERO_WAIT/MEMWR,
8/16-BIT/DTREQ, POLARITY_SEL/DTACK
INT
PROCESSOR
AND
MEMORY
CONTROL
INTERRUPT
REQUEST
RT ADDRESS
RTAD4-RTAD0, RTADP
INCMD
MISCELLANEOUS
CLK_IN, TAG_CLK,
MSTCLR,SSFLAG/EXT_TRG
* SEE ORDERING INFORMATION FOR AVAILABLE MEMORY
FIGURE 1. ENHANCED MINI-ACE BLOCK DIAGRAM
©
2000 Data Device Corporation

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 156  2165  302  127  2313  4  44  7  3  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved