电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TRU050-TALHA41.2416-20.6208

产品描述Phase Locked Loop, CDIP16, HERMETIC SEALED, CERAMIC, DIP-16
产品类别模拟混合信号IC    信号电路   
文件大小627KB,共17页
制造商Vectron International, Inc.
官网地址http://www.vectron.com/
标准  
下载文档 详细参数 全文预览

TRU050-TALHA41.2416-20.6208概述

Phase Locked Loop, CDIP16, HERMETIC SEALED, CERAMIC, DIP-16

TRU050-TALHA41.2416-20.6208规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Vectron International, Inc.
零件包装代码DIP
包装说明DIP,
针数16
Reach Compliance Codecompliant
模拟集成电路 - 其他类型PHASE LOCKED LOOP
JESD-30 代码R-CDIP-T16
JESD-609代码e4
长度20.32 mm
湿度敏感等级1
功能数量1
端子数量16
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度4.69 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
端子面层GOLD OVER NICKEL
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.62 mm

文档预览

下载PDF文档
What Does It Do?
Vectron International's TRU-050 module is a user-configured, phase-locked loop (PLL) solution designed to simplify a wide variety of clock recovery and data retiming,
frequency translation and clock smoothing applications. The device features a phase-lock loop ASIC with a quartz stabilized VCXO for superior stability and jitter performance.
This highly integrated module provides unsurpassed performance, reliability and quality. The proprietary ASIC device includes a refined Phase Detector, a Loop Filter Op-Amp,
a Loss of Signal Alarm with Clock Return to Nominal feature, a VCXO circuit, and an optional 2n divided output.
The ASIC and quartz resonator are housed in a hermetic 16-pin DIL ceramic package with optional thru-hole or surface mount leads. The VCXO frequency (OUT1) and
division factor (OUT2) are factory set in accordance with customer specifications. PLL response is optimized for each application by the selection of three external passive
components. Software is available from Vectron to aid in loop filter component selection and loop response modeling.
F e a t u re s :
PLL with quartz stabilized VCXO
Output jitter less than 20 ps
Loss of signal (LOS) alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Surface mount option
Tri-state output
User defined PLL loop response
NRZ data compatible
Robust hermetic ceramic package
Benefits:
Flexible modular solution
Reduce design time
Increase circuit reliability
Less board space
Reduces component count
What is the main
benefit of the
TRU-050?
It’s a single drop-in
Quartz Stabilized
PLL solution.
W h a t’s Inside?
What Does It Do?
Pages 3-5
Pages 6-11
How Is It Used?
Pages 15-18
Single or +5.0 V supply (+3.3V option available)
How Is It Built?
H o w I s It Packaged?
How Is It Ord e re d ?
Page 19
How Does It Perf o rm ?
Pages 12-14
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 e-mail: vectron@vectron.com
1 of 17
如何选择AS3933外部低频接收天线参数?
一个手表上打算用as3933芯片做一个水中38khz数据接收电路。接收距离大概1米,如图,天线的L, C, R参数选多少合适呢?手表空间小,写蓝牙软件的不懂这个,还请各位大大帮帮忙,先谢谢了。 data: ......
dxxdxpdxy 无线连接
脱离单片机有8年之余;现在重拾单片机,定时中断一直没理解,求助大家!!!
请求大家助我,年前急需解决;谢谢大家 ...
Metosco 单片机
FPGA设计管脚分配注意点.pdf
FPGA设计管脚分配注意点.pdf ...
zxopenljx FPGA/CPLD
msp430的按键实时控制LED灯
相信玩过430的人都知道它的P1、P2口除了具有普通IO口的功能外,还具有中断功能。 所以那我们就利用它的中断功能来实现一个小项目吧! 那就是通过按键来点亮LED灯 项目大体框架 初始化 ......
火辣西米秀 微控制器 MCU
求VXWORKS5.5之前版本
不知哪位有vxworks5.5之前的版本 越早越好 联系szwdsd@gmail.com 不胜感激...
riscbbs 实时操作系统RTOS
导出的SDK安装到EVC下报错
导出的SDK 安装到EVC下 在TOOL/OPTIONS/directories 中设置完了后 编译一个程序 提示:error:Connection was not created 程序本身0 error 0 warning 请问怎么解决这个事情呢?...
aofa 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 839  1726  2180  2039  1778  50  27  24  10  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved