电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72205LB25JGI

产品描述FIFO, 256X18, 15ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68
产品类别存储    存储   
文件大小182KB,共16页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72205LB25JGI概述

FIFO, 256X18, 15ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68

IDT72205LB25JGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码LCC
包装说明QCCJ, LDCC68,1.0SQ
针数68
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间15 ns
最大时钟频率 (fCLK)40 MHz
周期时间25 ns
JESD-30 代码S-PQCC-J68
JESD-609代码e3
长度24.2062 mm
内存密度4608 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级1
功能数量1
端子数量68
字数256 words
字数代码256
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256X18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC68,1.0SQ
封装形状SQUARE
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度4.572 mm
最大待机电流0.005 A
最大压摆率0.06 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度24.2062 mm

文档预览

下载PDF文档
IDT72205LB/72215LB/72225LB/72235LB/72245LB CMOS SyncFIFO™
256 x 18-BIT, 512 x 18, 1,024 x 18, 2,048 x 18 and 4,096 x 18
Commercial And Industrial Temperature Ranges
CMOS SyncFIFO™
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18 and 4,096 x 18
Integrated Device Technology, Inc.
IDT72205LB
IDT72215LB
IDT72225LB
IDT72235LB
IDT72245LB
FEATURES:
256 x 18-bit organization array (IDT72205LB)
512 x 18-bit organization array (IDT72215LB)
1,024 x 18-bit organization array (IDT72225LB)
2,048 x 18-bit organization array (IDT72235LB)
4,096 x 18-bit organization array (IDT72245LB)
10 ns read/write cycle time
Empty and Full flags signal FIFO status
Easily expandable in depth and width
Asynchronous or coincident read and write clocks
Programmable Almost-Empty and Almost-Full flags with
default settings
Half-Full flag capability
Dual-Port zero fall-through time architecture
Output enable puts output data bus in high-impedance
state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
and plastic leaded chip carrier (PLCC)
Industrial temperature range (–40
°
C to +85
°
C) is available
DESCRIPTION:
The IDT72205LB/72215LB/72225LB/72235LB/72245LB
are very high-speed, low-power First-In, First-Out (FIFO)
memories with clocked read and write controls. These FIFOs
are applicable for a wide variety of data buffering needs, such
as optical disk controllers, Local Area Networks (LANs), and
interprocessor communication.
These FIFOs have 18-bit input and output ports. The input
port is controlled by a free-running clock (WCLK), and an input
enable pin (
WEN
). Data is read into the synchronous FIFO on
every clock when
WEN
is asserted. The output port is controlled
by another clock pin (RCLK) and another enable pin (
REN
). The
read clock can be tied to the write clock for single clock
operation or the two clocks can run asynchronous of one
another for dual-clock operation. An Output Enable pin (
OE
) is
provided on the read port for three-state control of the output.
The synchronous FIFOs have two fixed flags, Empty (
EF
) and
Full (
FF
), and two programmable flags, Almost-Empty (
PAE
)
and Almost-Full (
PAF
). The offset loading of the programmable
flags is controlled by a simple state machine, and is initiated by
asserting the Load pin (
LD
). A Half-Full flag (
HF
) is available
when the FIFO is used in a single device configuration.
These devices are depth expandable using a Daisy-Chain
technique. The XI and
XO
pins are used to expand the FIFOs.
In depth expansion configuration,
FL
is grounded on the first
device and set to HIGH for all other devices in the Daisy Chain.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB is
fabricated using IDT’s high-speed submicron CMOS technol-
ogy.
FUNCTIONAL BLOCK DIAGRAM
WCLK
D0-D17
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
FLAG
LOGIC
/(
READ POINTER
READ CONTROL
LOGIC
)
(
)/
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
Q0-Q17
SyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc
RCLK
2766 drw 01
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
©2000 Integrated Device Technology, Inc.
For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391.
MAY 2000
DSC-2766/-
1
模拟地和数字地处理
就是一般单片机有,外围的元器件接地怎么判断是接模拟地,还是数字地?是根据元器件的性质,还是看通过的信号?...
leilei666222 模拟电子
氮化镓杀手级应用:锂电保护!
一颗氮化镓可以代替两颗硅MOS,体积更小、更节省空间,且阻抗比单颗硅MOS更低,可降低在此路径上的热量消耗,降低充电温升,提升充电的恒流持续时间。 不仅如此,氮化镓有更高的单位体积 ......
兰博 能源基础设施
我该学什么?
:lol 我的工作是搞水利工程的,现在都是自动化控制,就是用通过计算机来控制诸如闸门,电机啊等的开与关,我现在不知道该学什么? 请各为高手赐教,谢谢,另外,我在学校里学习的是C#语言,不知道能不能 ......
霖林 模拟电子
TIVA C Launchpad工程创建
官方版本的工程创建,不废话了,直接上传。Stellaris® Development and Evaluation Kits for Code Composer Studio™ 133056...
ltbytyn 微控制器 MCU
有关C语言条件编译
预处理程序提供了条件编译的功能。可以按不同的条件去编译不同的程序部分,因而产生不同的目标代码文件。这对于程序的移植和调试是很有用的。条件编译有三种形式,下面分别介绍。    ......
Jacktang 微控制器 MCU
程序在Windwos CE运行变慢
有一个程序,在Windows Mobile上运行都很正常,可是在CE上运行就很慢,只是偶尔会运行正常下? 这是什么问题?找了很久,也用Sleep()可是不能解决? 大家帮帮忙,谢谢!...
zuoyuntian 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2109  1367  1246  2815  1615  43  28  26  57  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved