电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TSPC603RMA10LC

产品描述RISC Microprocessor, 32-Bit, 233MHz, CMOS, CQFP240, CAVITY UP, CERQUAD-240
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小671KB,共40页
制造商Atmel (Microchip)
下载文档 详细参数 全文预览

TSPC603RMA10LC概述

RISC Microprocessor, 32-Bit, 233MHz, CMOS, CQFP240, CAVITY UP, CERQUAD-240

TSPC603RMA10LC规格参数

参数名称属性值
厂商名称Atmel (Microchip)
零件包装代码QFP
包装说明FQFP,
针数240
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
地址总线宽度32
位大小32
边界扫描YES
最大时钟频率66.7 MHz
外部数据总线宽度64
格式FLOATING POINT
集成缓存YES
JESD-30 代码S-CQFP-G240
长度31 mm
低功率模式YES
端子数量240
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码FQFP
封装形状SQUARE
封装形式FLATPACK, FINE PITCH
认证状态Not Qualified
座面最大高度4.15 mm
速度233 MHz
最大供电电压2.625 V
最小供电电压2.375 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
宽度31 mm
uPs/uCs/外围集成电路类型MICROPROCESSOR, RISC

文档预览

下载PDF文档
Features
H
H
H
H
H
H
H
H
5.6 SPECint95, 4.0 SPECfp95 @ 200 MHz (estimated)
Superscalar (3 instructions per clock peak).
Dual 16KB caches.
Selectable bus clock.
32-bit compatibility PowerPC implementation.
On chip debug support.
P
D
typical = 2.5 Watts (200 MHz), full operating conditions.
Nap, doze and sleep modes for power savings.
Description
The PID7t-603e implementation of PowerPC603e (after named 603r) is a low-power implementa-
tion of reduced instruction set computer (RISC) microprocessors PowerPC™ family. The 603r is
pin-to-pin compatible with PowerPC 603E and 603P in Cerquad package. The 603r implements
32-bit effective addresses, integer data types of 8, 16 and 32 bits, and floating-point data types of
32 and 64 bits.
The 603r is a low-power design and provides four software controllable power-saving modes.
The 603r is a superscalar processor capable of issuing and retiring as many as three instructions
per clock. Instructions can execute out of order for increased performance ; however, the 603r
makes completion appear sequential. The 603r integrates five execution units and is able to exe-
cute five instructions in parallel.
The 603r provides independent on-chip, 16-Kbyte, four-way set-associative, physically
addressed caches for instructions and data and on-chip instruction and data memory manage-
ment units (MMUs). The MMUs contain 64-entry, two-way set-associative, data and instruction
translation lookaside buffers that provide support for demand-paged virtual memory address
translation and variable-sized block translation.
The 603r has a selectable 32 or 64-bit data bus and a 32-bit address bus. The 603r interface pro-
tocol allows multiple masters to complete for system resources through a central external arbiter.
The 603r supports single-beat and burst data transfers for memory accesses, and supports
memory-mapped I/O.
The 603r uses an advanced, 2.5/3.3-V CMOS process technology and maintains full interface
compatibility with TTL devices.
The 603r integrates in system testability and debugging features through JTAG boundary-scan
capability.
TSPC603r
in CERQUAD and
MQUAD Packages
PowerPC 603e
TM
RISC
MICROPROCESSOR
Family PID7t-603e
Specification
Target Specification
Screening / Quality /Packaging
This product is manufactured in full
compliance with:
H
MIL-STD-883 class Q (TBC) or
According to TCS standards
H
Full military temperature range
(T
c
= -55°C, T
c
= +125°C)
Industrial
temperature range
(T
c
= -40°C, T
c
= +110°C)
H
Commercial temperature range
(T
c
= 0°C, T
c
= +70°C)
H
Internal // I/O Power Supply
2.5
±
5 % // 3.3 V
±
5 %
H
240 pin Cerquad or 240 pin
MQUAD packages
MQUAD 240
CERQUAD 240
A suffix
CERQUAD 240
Ceramic Leaded Chip Carrier
Cavity up
Y suffix
MQUAD 240
Metal Quad Flat Pack
Cavity up
August 2000
1/40

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2347  2190  2649  2762  2099  48  45  54  56  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved