电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS832218GE-166I

产品描述Cache SRAM, 2MX18, 8ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FBGA-165
产品类别存储    存储   
文件大小3MB,共46页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS832218GE-166I概述

Cache SRAM, 2MX18, 8ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FBGA-165

GS832218GE-166I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度17 mm
内存密度37748736 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5/3.3 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.08 A
最小待机电流2.38 V
最大压摆率0.22 mA
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm

文档预览

下载PDF文档
GS832218(B/E)/GS832236(B/E)/GS832272(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
2M x 18, 1M x 36, 512K x 72
36Mb S/DCD Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Functional Description
me
nd
ed
for
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
Ne
w
Applications
The GS832218/36/72 is a
37,748,736
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Re
co
m
Parameter Synopsis
-250
-225 -200 -166 -150 -133 Unit
2.7
3.0
4.4
265
320
410
7.0
7.0
195
225
295
3.0
3.0
5.0
245
295
370
7.5
7.5
185
210
265
3.5
3.5
6.0
220
260
320
8.0
8.0
175
200
255
3.8
3.8
6.7
210
240
300
8.5
8.5
165
190
240
4.0
4.0
7.5
185
215
265
8.5
8.5
155
175
230
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
2.5
3.0
4.0
285
350
440
6.5
6.5
205
235
315
Pipeline
3-1-1-1
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
No
t
Flow
Through
2-1-1-1
Rev: 1.07a 12/2007
1/46
De
sig
n—
Di
sco
nt
inu
ed
Pr
od
u
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V +10%/–10% core power supply
• 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
• RoHS-compliant packages available
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS832218/36/72 is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ct
© 2001, GSI Technology
关于有说EZ430-Chronos手表按键后有时会重启的现象(实际可能非器件或软件问题)
关于以前有帖子中说EZ430-Chronos按键后有时会重启的现象 我以前也遇到这种情况,恰恰看到帖子中也说有类似现象,所以我以为可能是器件或者软件有问题 后来特别最近重启频繁,没有按下按键的 ......
wangfuchong 微控制器 MCU
有谁会做频率计的放大电路
哪位朋友做过频率计的放大电路,怎么应用ths3201...
顽皮小孩儿 电子竞赛
【MicroPython】ESP8266教程和资源
本帖最后由 dcexpert 于 2016-11-9 12:50 编辑 本帖将搜集整理论坛中与ESP8266相关的MicroPython资源和教程、帖子等。 教程 ESP-MP-01开发板说明 ESP8266版的Micropython快速参考 Pin ......
dcexpert MicroPython开源版块
谁能帮我分析下这个电路呀!
67796左上面的那个OPA336反向输入端和输出端接的电容起什么作用呀? ...
hyhhao1000 模拟电子
基于FPGA与ADC的spi不通
FPGA来接收ad9222输出的系统,目前由于adc速率有600Mbps,所以要通过SPI调整ADC。而此ADC的SPI有csb,sclk,sdio三线来进行控制,已经可以成功的对ADC的8通道进行开关控制,这是不是说写SPI的程 ......
eeleader FPGA/CPLD
电感的绕制
本帖最后由 paulhyde 于 2014-9-15 04:19 编辑 ...
田健平 能源基础设施

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1257  158  1168  1089  1446  26  4  24  22  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved