电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS882Z36CB-300T

产品描述ZBT SRAM, 256KX36, 5ns, CMOS, PBGA119, FPBGA-119
产品类别存储    存储   
文件大小487KB,共34页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS882Z36CB-300T概述

ZBT SRAM, 256KX36, 5ns, CMOS, PBGA119, FPBGA-119

GS882Z36CB-300T规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度36
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.77 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS882Z18/36CB/D-xxx
119-bump and 165-bump BGA
Commercial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-bump BGA and 165-bump FPBGA
packages
• RoHS-compliant 119-bump and 165-bump BGA packages
available
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
Functional Description
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
The GS882Z18/36C882Z18C is a 9Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS882Z18/36C may be configured by the user to operate
in Pipeline or Flow Through mode. Operating as a pipelined
synchronous device, in addition to the rising-edge-triggered
registers that capture input signals, the device incorporates a
rising edge triggered output register. For read cycles, pipelined
SRAM output data is temporarily stored by the edge-triggered
output register during the access cycle and then released to the
output drivers at the next rising edge of clock.
The GS882Z18/36C is implemented with GSI's high
performance CMOS technology and is available in JEDEC-
standard 119-bump BGA and 165-bump FPBGA packages.
Parameter Synopsis
-333
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
2.5
3.0
240
280
4.5
4.5
180
205
-300
2.5
3.3
225
260
5.0
5.0
165
190
-250
2.5
4.0
195
225
5.5
5.5
160
180
-200
3.0
5.0
170
195
6.5
6.5
140
160
-150
3.8
6.7
140
160
7.5
7.5
128
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.05 7/2012
1/34
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
下载后需要压缩卷,不能打开
请问下楼主,能直接把资料发我邮箱里吗,我下载后说还需要已压缩分卷,否则打不开啊,求助...
muciel 电源技术
《闪闪的红星之潘冬子参赛记》胡戈大作再现播放
http://www.79tt.com/mtv/articleview/2006-5-1/article_view_12490.htm...
6294316 聊聊、笑笑、闹闹
这个IGBT驱动电路有何不足吗?
这是一个有刷直流电机的驱动电路,电机是DC 220V/10A的,用的是IGBT G40N60作为驱动,通过单片机PWM控制33152驱动40N60,最近老是发现驱动管击穿的现象(GCE都击穿了,估计是烧的一踏糊涂)。 ......
小鱼儿1045 工业自动化与控制
无线通讯距离优化。
Achieving Optimum Radio Range When designing a system based upon a radio link, the maximum range between the transmitter and receiver is one of the most important p ......
dontium 无线连接
FPGA设计思想与技巧之数据接口的同步
542571 ...
至芯科技FPGA大牛 FPGA/CPLD
跪求高手指点CYCLONE 片内RAM读写问题
小弟新手,最近使用CYCLONE IV的片内RAM,双口,一口写,一个口读,深度512,位宽16bit, 我的操作时线写512*16bit,再读512*16bit,就不存在读写地址相同的情形 现在问题是我读出来的数据全是 ......
mc516 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1575  1583  1719  1791  2361  32  35  37  48  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved