电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS816272AGC-225I

产品描述Cache SRAM, 256KX72, 6ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209
产品类别存储    存储   
文件大小1MB,共41页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS816272AGC-225I概述

Cache SRAM, 256KX72, 6ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209

GS816272AGC-225I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数209
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间6 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PBGA-B209
JESD-609代码e1
长度22 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度72
湿度敏感等级3
功能数量1
端子数量209
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX72
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.7 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS816218A(B/D)/GS816236A(B/D)/GS816272A(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
1M x 18, 512K x 36, 256K x 72
300 MHz–200 MHz
1.8 V or 2.5 V V
DD
18Mb S/DCD Sync Burst SRAMs
1.8 V or 2.5 V I/O
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
Flow Through/Pipeline Reads
SCD and DCD Pipelined Reads
Pipeline
3-1-1-1
2.5 V
1.8 V
Flow
Through
2-1-1-1
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
Curr
(x18)
Curr
(x36)
Curr
(x72)
-300 -275 -250 -225 -200 Unit
2.2 2.4 2.5 2.7 3.0 ns
3.3 3.6 4.0 4.4 5.0 ns
320
375
475
320
370
470
5.0
5.0
220
265
315
220
265
315
300
345
445
300
340
435
5.25
5.25
215
260
305
215
260
305
275
320
410
275
315
400
5.5
5.5
210
245
295
210
245
295
250
295
380
250
285
365
6.0
6.0
200
235
285
200
235
285
230
265
335
225
260
325
6.5
6.5
190
225
260
190
225
260
mA
mA
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
mA
mA
The GS816218/36/72A is a SCD (Single Cycle Deselect) and
DCD (Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
Byte Write and Global Write
FLXDrive™
1.8 V
Functional Description
Applications
The GS816218/36/72A is a 18,874,368-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
Controls
The GS816218/36/72A operates on a 2.5 V or 1.8 V power supply.
All input are 1.8 V and 2.5 V compatible. Separate output power
(V
DDQ
) pins are used to decouple output noise from the internal
circuits and are 1.8 V and 2.5 V compatible.
Rev: 1.02a 9/2002
1/41
© 2001, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ByteSafe is a Trademark of Giga Semiconductor, Inc. (GSI Technology).
有害气体环境中的使用
本人 DIY各类数字湿度传感器在有害气体环境中的使用,其使用和寿命如何,对sh21的性能还无数据...
bjwl_6338 DIY/开源硬件专区
各位达人,请教一个lwip的消息的类型的问题?
enum tcpip_msg_type { #if LWIP_NETCONN TCPIP_MSG_API, #endif /* LWIP_NETCONN */ TCPIP_MSG_INPKT, #if LWIP_NETIF_API TCPIP_MSG_NETIFAPI, #endif /* LWIP_NETIF_API */ ......
cxning 嵌入式系统
S5PC100看门狗定时器
作者:杨老师,华清远见嵌入式学院讲师。看门狗(WatchDog)定时器和PWM定时功能目的不一样。它的特点是,需要不停地接受信号(一些外置看门狗芯片)或重新设置计数值(如S5PC100的看门狗控制器 ......
farsight2009 单片机
SIM卡座PCB封装(抽屉式和推拉式)
SIM卡座PCB封装(抽屉式和推拉式)...
songbo 模拟电子
开箱贴
本帖最后由 海天001 于 2022-7-19 09:06 编辑 623314623313623316623312 ...
海天001 DigiKey得捷技术专区
IAR4.2能修改缩进吗?
最近用IAR4.2开发ST,发现它默认的缩进只有两个空格,像 if(a) { ? ?b; } 不知道能不能修改成默认有更多空格,比如四个,像 if(a) { ? ? ? ? b; } 求教!...
albertzhou stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 12  2608  1913  2589  1901  1  53  39  13  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved