电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8342T20BD-500M

产品描述DDR SRAM,
产品类别存储    存储   
文件大小503KB,共29页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 选型对比 全文预览

GS8342T20BD-500M在线购买

供应商 器件名称 价格 最低购买 库存  
GS8342T20BD-500M - - 点击查看 点击购买

GS8342T20BD-500M概述

DDR SRAM,

GS8342T20BD-500M规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
包装说明,
Reach Compliance Codecompliant
内存集成电路类型DDR SRAM
峰值回流温度(摄氏度)NOT SPECIFIED
处于峰值回流温度下的最长时间NOT SPECIFIED

文档预览

下载PDF文档
GS8342T06/11/20/38BD-550/500/450/400/350
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• 2.5 Clock Latency
• Simultaneous Read and Write SigmaDDR
TM
Interface
• JEDEC-standard pinout and package
• Double Data Rate interface
• Byte Write controls sampled at data-in time
• Burst of 2 Read and Write
• On-Die Termination (ODT) on Data (D), Byte Write (BW),
and Clock (K, K) inputs
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• Data Valid Pin (QVLD) Support
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
36Mb SigmaDDR
TM
-II+
Burst of 2 SRAM
550 MHz–350 MHz
1.8 V V
DD
1.8 V or 1.5 V I/O
SRAMs. The GS8342T06/11/20/38BD SigmaDDR-II+
SRAMs are just one element in a family of low power, low
voltage HSTL I/O SRAMs designed to operate at the speeds
needed to implement economical high performance
networking systems.
Clocking and Addressing Schemes
The GS8342T06/11/20/38BD SigmaDDR-II+ SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer.
Each internal read and write operation in a SigmaDDR-II+ B2
RAM is two times wider than the device I/O bus. An input data
bus de-multiplexer is used to accumulate incoming data before
it is simultaneously written to the memory array. An output
data multiplexer is used to capture the data produced from a
single memory array read and then route it to the appropriate
output drivers as needed. Therefore the address field of a
SigmaDDR-II+ B2 RAM is always one address pin less than
the advertised index depth (e.g., the 4M x 8 has a 2M
addressable index).
SigmaDDR-II™ Family Overview
The GS8342T06/11/20/38BD are built in compliance with the
SigmaDDR-II+ SRAM pinout standard for Common I/O
synchronous SRAMs. They are 37,748,736-bit (36Mb)
Parameter Synopsis
-550
tKHKH
tKHQV
1.81 ns
0.45 ns
-500
2.0 ns
0.45 ns
-450
2.2 ns
0.45 ns
-400
2.5 ns
0.45 ns
-350
2.86 ns
0.45 ns
Rev: 1.02b 8/2017
1/29
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS8342T20BD-500M相似产品对比

GS8342T20BD-500M GS8342T11BD-500M GS8342T38BD-500M GS8342T06BD-500M
描述 DDR SRAM, DDR SRAM, DDR SRAM, DDR SRAM,
是否Rohs认证 不符合 不符合 不符合 不符合
厂商名称 GSI Technology GSI Technology GSI Technology GSI Technology
Reach Compliance Code compliant compliant compliant compliant
内存集成电路类型 DDR SRAM DDR SRAM DDR SRAM DDR SRAM
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2028  557  2778  1016  1865  41  12  56  21  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved