电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY2280PVC-14S

产品描述Processor Specific Clock Generator, 100MHz, CMOS, PDSO48, SSOP-48
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小140KB,共11页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY2280PVC-14S概述

Processor Specific Clock Generator, 100MHz, CMOS, PDSO48, SSOP-48

CY2280PVC-14S规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
零件包装代码SSOP
包装说明SSOP-48
针数48
Reach Compliance Codenot_compliant
ECCN代码EAR99
其他特性REQUIRES 2.5V SUPPLY VOLTAGE
JESD-30 代码R-PDSO-G48
JESD-609代码e0
长度15.875 mm
端子数量48
最高工作温度70 °C
最低工作温度
最大输出时钟频率100 MHz
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装等效代码SSOP48,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
电源2.5,3.3 V
主时钟/晶体标称频率14.318 MHz
认证状态Not Qualified
座面最大高度2.794 mm
最大供电电压3.465 V
最小供电电压3.135 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
宽度7.5 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC

文档预览

下载PDF文档
CY2280
100-MHz Pentium
®
II Clock Synthesizer/Driver with
Spread Spectrum for Mobile or Desktop PCs
Features
• Mixed 2.5V and 3.3V operation
• Clock solution for Pentium® II, and other similar pro-
cessor-based motherboards
— Four 2.5V CPU clocks up to 100 MHz
— Eight 3.3V sync. PCI clocks, one free-running
— Two 3.3V 48-MHz USB clocks
— Three 3.3V Ref. clocks at 14.318 MHz
— Two 2.5V APIC clocks at 14.318 MHz or PCI/2
• EMI control
— Spread spectrum clocking
— Factory-EPROM programmable spread spectrum
margin
Factory-EPROM programmable output drive and
slew rate
• Factory-EPROM programmable CPU clock frequencies
for custom configurations
• Available in space-saving 48-pin SSOP package
Functional Description
The CY2280 is a Spread Spectrum clock synthesizer/driver for
a Pentium II, or other similar processor-based PC requiring
100-MHz support. All of the required system clocks are provid-
ed in a space-saving 48-pin SSOP package. The CY2280 can
be used with the CY231x for a total solution for systems with
SDRAM.
The CY2280 provides the option of spread spectrum clocking
on the CPU and PCI clocks for reduced EMI. A downspread
percentage is introduced when the SEL_SS input is asserted.
The device can be run without spread spectrum when the
SEL_SS input is deasserted. The percentage of spreading is
EPROM-programmable to optimize EMI-reduction.
The CY2280 has power-down, CPU stop, and PCI stop pins
for power management control. The signals are synchronized
on-chip, and ensure glitch-free transitions on the outputs.
When the CPU_STOP input is asserted, the CPU clock out-
puts are driven LOW. When the PCI_STOP input is asserted,
the PCI clock outputs (except the free-running PCI clock) are
driven LOW. When the PWR_DWN pin is asserted, the refer-
ence oscillator and PLLs are shut down, and all outputs are
driven LOW.
CY2280 Selector Guide
CY2280 Configuration Options
Clock Outputs
CPU (66.6, 100 MHz)
PCI (CPU/2, CPU/3)
USB (48 MHz)
APIC (14.318 MHz)
APIC (PCI/2)
Reference (14.318 MHz)
CPU-PCI delay
CPU-APIC delay
Spread Spectrum
(Downspread)
-1
4
8
2
2
--
3
1.5−4.0 ns
--
N/A
-11S
4
8
2
2
--
3
1.5−4.0 ns
--
−0.6%
-12S
4
8
2
2
--
3
1.5−4.0 ns
--
−1.0%
-13S
4
8
2
2
--
3
1.5−4.0 ns
--
−1.5%
-21S
4
8
2
--
2
3
1.5−4.0 ns
2.0–4.5 ns
−0.6%
-31S
4
8
2
2
--
3
0 ns
--
−0.6%
Logic Block Diagram
CPU_STOP
XTALIN
XTALOUT
14.318
MHz
OSC.
CPU
PLL
Divider
STOP
LOGIC
-1
-2
APIC [0:1]
V
DDAPIC
REF [0-2]
V
DDREF
CPUCLK [0-3]
V
DDCPU
PCICLK_F
PWR_DWN
SEL0
SEL1
SEL100
SEL_SS
PCI_STOP
SYS PLL
Delay
STOP
LOGIC
EPROM
V
DDPCI
PCI [1-7]
V
DDPCI
USBCLK [0:1]
V
DDUSB
Pentium is a registered trademark of Intel Corporation.
Cypress Semiconductor Corporation
3901 North First Street
San Jose
CA 95134 •
408-943-2600
April 10, 2000, Rev. *D

CY2280PVC-14S相似产品对比

CY2280PVC-14S CY2280PVC-31ST CY2280PVC-1T CY2280PVC-31S CY2280PVC-21ST CY2280PVC-11ST CY2280PVC-14ST
描述 Processor Specific Clock Generator, 100MHz, CMOS, PDSO48, SSOP-48 Processor Specific Clock Generator, 100MHz, CMOS, PDSO48, SSOP-48 Processor Specific Clock Generator, 100MHz, CMOS, PDSO48, SSOP-48 Processor Specific Clock Generator, 100MHz, CMOS, PDSO48, SSOP-48 Processor Specific Clock Generator, 100MHz, CMOS, PDSO48, SSOP-48 Processor Specific Clock Generator, 100MHz, CMOS, PDSO48, SSOP-48 Processor Specific Clock Generator, 100MHz, CMOS, PDSO48, SSOP-48
零件包装代码 SSOP SSOP SSOP SSOP SSOP SSOP SSOP
包装说明 SSOP-48 SSOP, SSOP, SSOP-48 SSOP, SSOP, SSOP,
针数 48 48 48 48 48 48 48
Reach Compliance Code not_compliant unknown compliant not_compliant unknown compliant unknown
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
其他特性 REQUIRES 2.5V SUPPLY VOLTAGE REQUIRES 2.5V SUPPLY VOLTAGE REQUIRES 2.5V SUPPLY VOLTAGE REQUIRES 2.5V SUPPLY VOLTAGE REQUIRES 2.5V SUPPLY VOLTAGE REQUIRES 2.5V SUPPLY VOLTAGE REQUIRES 2.5V SUPPLY VOLTAGE
JESD-30 代码 R-PDSO-G48 R-PDSO-G48 R-PDSO-G48 R-PDSO-G48 R-PDSO-G48 R-PDSO-G48 R-PDSO-G48
长度 15.875 mm 15.875 mm 15.875 mm 15.875 mm 15.875 mm 15.875 mm 15.875 mm
端子数量 48 48 48 48 48 48 48
最高工作温度 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
最大输出时钟频率 100 MHz 100 MHz 100 MHz 100 MHz 100 MHz 100 MHz 100 MHz
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SSOP SSOP SSOP SSOP SSOP SSOP SSOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH
主时钟/晶体标称频率 14.318 MHz 14.318 MHz 14.318 MHz 14.318 MHz 14.318 MHz 14.318 MHz 14.318 MHz
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 2.794 mm 2.794 mm 2.794 mm 2.794 mm 2.794 mm 2.794 mm 2.794 mm
最大供电电压 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V
最小供电电压 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V
标称供电电压 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.635 mm 0.635 mm 0.635 mm 0.635 mm 0.635 mm 0.635 mm 0.635 mm
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL DUAL
宽度 7.5 mm 7.5 mm 7.5057 mm 7.5 mm 7.5057 mm 7.5057 mm 7.5 mm
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC
是否Rohs认证 不符合 - 不符合 不符合 - 不符合 -
厂商名称 Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯) - Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯)
JESD-609代码 e0 - e0 e0 - e0 -
端子面层 Tin/Lead (Sn/Pb) - TIN LEAD Tin/Lead (Sn/Pb) - TIN LEAD -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 723  2775  2263  2738  367  32  27  40  38  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved