电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

552CC000218BG

产品描述CMOS Output Clock Oscillator, 78.336MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小4MB,共80页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

552CC000218BG概述

CMOS Output Clock Oscillator, 78.336MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

552CC000218BG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性IT CAN ALSO OPERATE AT 57.120000 MHZ
最大控制电压3.3 V
最小控制电压
频率调整-机械NO
频率偏移/牵引率150 ppm
频率稳定性50%
JESD-609代码e4
制造商序列号552
安装特点SURFACE MOUNT
标称工作频率78.336 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸177.8mm x 127.0mm x 41.91mm
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)

文档预览

下载PDF文档
Si552
D
U A L
F
R E Q U E N C Y
VCXO (10 M H
Z T O
1.4 GH
Z
)
Features
Available with any-rate output
frequencies from 10–945 MHz and
select frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL, LVDS
& CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
SONET/SDH
xDSL
10 GbE LAN / WAN
Low-jitter clock generation
Optical Modules
Clock and data recovery
Ordering Information:
See page 7.
Description
The Si552 dual frequency VCXO utilizes Silicon Laboratories advanced
DSPLL
®
circuitry to provide a very low jitter clock for all output frequencies.
The Si552 is available with any-rate output frequency from 10 to 945 MHz
and select frequencies to 1400 MHz. Unlike traditional VCXO’s where a
different crystal is required for each output frequency, the Si552 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low jitter clocks in noisy environments typically found in communication
systems. The Si552 IC based VCXO is factory configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
V
C
1
2
3
6
5
4
V
DD
FS
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK- CLK+
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
®
Clock Synthesis
ADC
V
C
FS
GND
Rev. 0.5 7/06
Copyright © 2006 by Silicon Laboratories
Si552
FLASH文件系统研究综述
FLASH文件系统研究综述...
吸铁石上 嵌入式系统
实现e-bike monitor的功能
1、按照原定的方案,应该用54100的ADC和传感器在线功能实现电动自行车的行车记录仪功能。主要采集2个模拟量和1个数字量,模拟量是电动自行车电池的实时电压值V和电流值I,P=VI,计算出瞬时功率 ......
fyaocn NXP MCU
段式液晶字符如何分布?
麻烦大虾帮我看下图上,上面是一个段式液晶COM口跟段的分布图,上面杂乱无章,用红,黄,蓝颜色圈起来的表示同类字符,分别代表一个或多个字符,有什么排列思路易于编程的?麻烦大虾们用图形跟 ......
低调555 DIY/开源硬件专区
EVC++ 4.0 SP4的安装问题,欢迎过来人指点
安装到最后,出现以下提示: eMbedded Visual C++ 4.0 SP4 Setup Wizard ended prematurely eMbedded Visual C++ 4.0 SP4 setup ended prematurely because of an error.Your system has ......
kids85 嵌入式系统
求 FPGA DDS 做 信号发生器器 的 外围电路图
急需基于fpga的信号发生器 的外围电路图 ...
shymichina FPGA/CPLD
Y电容,到底怎么接效果才是最好的?
本帖最后由 qwqwqw2088 于 2020-11-24 10:14 编辑 Y电容,是我们开关电源工程师每天都要接触到的一个非常关键的元器件,它对EMI的贡献是相当的大的,但是它是一个较难把控的元器件,原理上并 ......
qwqwqw2088 模拟与混合信号

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1346  2556  812  785  675  28  52  17  16  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved