电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8672D20BE-500IT

产品描述QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FPBGA-165
产品类别存储    存储   
文件大小347KB,共30页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8672D20BE-500IT概述

QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FPBGA-165

GS8672D20BE-500IT规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间0.45 ns
其他特性PIPELINE ARCHITECTURE
最大时钟频率 (fCLK)500 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度75497472 bit
内存集成电路类型QDR SRAM
内存宽度18
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
电源1.5,1.8 V
认证状态Not Qualified
座面最大高度1.5 mm
最小待机电流1.7 V
最大压摆率1.63 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm

文档预览

下载PDF文档
GS8672D20/38BE-633/550/500/450/400
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• 2.5 Clock Latency
• On-Chip ECC with virtually zero SER
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard package
• Dual Double Data Rate interface
• Byte Write Capability
• Burst of 4 Read and Write
• On-Die Termination (ODT) on Data (D), Byte Write (BW),
and Clock (K, K) outputs
• 1.8 V +100/–100 mV core power supply
• 1.5 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• Pin-compatible with 36Mb and144Mb devices
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
72Mb SigmaQuad-II+
TM
Burst of 4 ECCRAM
TM
Clocking and Addressing Schemes
633 MHz–400 MHz
1.8 V V
DD
1.5 V I/O
The GS8672D20/38BE SigmaQuad-II+ ECCRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer.
Each internal read and write operation in a SigmaQuad-II+ B4
ECCRAM is four times wider than the device I/O bus. An
input data bus de-multiplexer is used to accumulate incoming
data before it is simultaneously written to the memory array.
An output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore the address
field of a SigmaQuad-II+ B4 ECCRAM is always two address
pins less than the advertised index depth (e.g., the 4M x18 has
a 1M addressable index).
On-Chip Error Correction Code
GSI's ECCRAMs implement an ECC algorithm that detects
and corrects all single-bit memory errors, including those
induced by Soft Error Rate (SER) events such as cosmic rays,
alpha particles. The resulting SER of these devices is
anticipated to be <0.002 FITs/Mb — a 5-order-of-magnitude
improvement over comparable SRAMs with no On-Chip ECC,
which typically have an SER of 200 FITs/Mb or more. SER
quoted above is based on reading taken at sea level.
However, the On-Chip Error Correction (ECC) will be
disabled if a “Half Write” operation is initiated. See the
Byte
Write Contol
section for further information.
SigmaQuad™ ECCRAM Overview
The GS8672D20/38BE are built in compliance with the
SigmaQuad-II+ ECCRAM pinout standard for Separate I/O
synchronous ECCRAMs. They are 75,497,472-bit (72Mb)
ECCRAMs. The GS8672D20/38BE SigmaQuad ECCRAMs
are just one element in a family of low power, low voltage
HSTL I/O ECCRAMs designed to operate at the speeds needed
to implement economical high performance networking
systems.
Parameter Synopsis
-633
tKHKH
tKHQV
1.57 ns
0.45 ns
-550
1.81 ns
0.45 ns
-500
2.0 ns
0.45 ns
-450
2.2 ns
0.45 ns
-400
2.5 ns
0.45 ns
Rev: 1.03a 6/2013
1/30
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
请教关于MC39i的PPP连接问题
我用单片机控制MC39i发如下命令: AT+CGDCONT=1,"IP","CMNET" OK ATD*99***1# CONNECT 进入LCP: ISP返回:LCP-Configure-Request 7E FF 7D 23 C0 21 7D 21 7D 23 7D 20 7D 39 7D 22 7D 2 ......
zifengye1983 嵌入式系统
示波器的存储深度越大越好吗?
有一位朋友复购了一台示波器,但是他表示这台新购的示波器有问题,原因是他测量一个同样的信号和之前的示波器很不一样,方波失真比较严重。如下图所示是他用新购的示波器测量的信号,可以看到确 ......
Micsig麦科信 测试/测量
MSP430的手持式仪器设计
手持式仪器是嵌入式系统应用开发的重要领域,手持式仪器具有便于携带、操作方便、LCD显示清晰等优点,设计了以MSP430F449为核心的手持式仪器。系统采用16位A/D转换器AD7705和128×64像素LCD图 ......
583199723 微控制器 MCU
天气太干燥了........大家注意咯
昨天城铁上,突然流鼻血了 想想可能是自己一天只喝了一杯水的缘故吧 于是乎,几天换了个比以前大N倍的杯子 一大早已经灌了不少水了 所以建议大家要多多喝水啊 工作再忙再累也好喝水 ......
幸福的娃 聊聊、笑笑、闹闹
我想学习嵌入式系统
熟练C、汇编 会java, 会单片机,略懂Dsp, 我应该在什么地方努力呢?...
chongxinzhenzuo 嵌入式系统
第12/15原创:事无巨细,IIC总线协议与AT24C02
事无巨细,IIC协议与EEPROM 24C02 在前面的一系列文章中,我们从最简单的开发环境开始到上一节的片外DAC的使用为止,算是AVR单片机中比较简单但是绝对是比较全面的内容了。如果你能够独立掌握 ......
losingamong Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1767  2325  1801  969  1057  36  37  44  50  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved