电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS881Z18BD-133IT

产品描述ZBT SRAM, 512KX18, 8.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165
产品类别存储    存储   
文件大小690KB,共38页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS881Z18BD-133IT概述

ZBT SRAM, 512KX18, 8.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165

GS881Z18BD-133IT规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 3.3V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度18
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm

文档预览

下载PDF文档
GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• On-chip write parity checking; even or odd selectable
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard packages
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
is implemented with GSI's high performance CMOS
technology and is available in a JEDEC-standard 100-pin
TQFP package.
Functional Description
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Paramter Synopsis
-250 -225 -200 -166 -150 -133 Unit
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
Curr (x18)
Curr (x32/x36)
2.5
4.0
200
230
197
225
5.5
5.5
160
185
155
180
2.7
4.4
185
215
182
210
6.0
6.0
150
170
148
165
3.0
5.0
170
195
165
190
6.5
6.5
140
160
138
155
3.4
6.0
150
170
148
165
7.0
7.0
135
155
132
150
3.8
6.7
140
160
138
155
7.5
7.5
128
145
125
140
4.0
7.5
128
145
125
140
8.5
8.5
110
125
110
125
ns
ns
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
Rev: 1.02 11/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/38
© 2002, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
晒WEBENCH设计的过程+太阳能电池降压电路设计
用WEBENCH设计一款太阳能电池降压电路,刚开始选择的输出电流太小0.1A,没有设计方案,后面将电流改为1A后就有了相应电路设计,如下: ...
hanskying666 模拟与混合信号
quartus ii 无法仿真
348219 我安装了quartus ii 13.1 ,文件编译没问题。可是仿真的时候发现不往下走。停在上图所示那个地方。请问高手,如何解决?谢谢! ...
chenbingjy FPGA/CPLD
DSP中LOG_printf()和printf()区别
在开发的时候通常需要使用printf()来显示当前状态。但是printf()是非常花费时间的函数 而且不具有实时性。因为DSP需要对显示的数据进行分析,整理成合适的显示格式,并调用 ......
fish001 DSP 与 ARM 处理器
求助,呜呼呼,弄好久了,关于LCD5110的初始化
:Sad: ,不知道亲们,有谁试过LCD啊,我用Hercules的板子驱动LCD5110失败阿,是不是GIO有什么设置我没弄啊,求指导啊...
Sur 微控制器 MCU
CE60下调试RIL怎么算是调试成功了?用什么标准来衡量?TAPI/SIM/SMS的那些API可以正常使用算不算?
CE60下调试RIL怎么算是调试成功了?用什么标准来衡量?TAPI/SIM/SMS的那些API可以正常使用算不算?...
千面魔军 嵌入式系统
请问谁知道现在世界上主要有哪些国家开采石油?
如题。我不太知道。。。我们主要做石油方面的传感器。我是外贸新人。...
oracui 传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2426  666  1249  200  1235  32  43  37  13  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved