电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MCM64Z916ZP11

产品描述256K x 36 and 512K x 18 Bit ZBT Fast Static RAM
文件大小755KB,共34页
制造商Motorola ( NXP )
官网地址https://www.nxp.com
下载文档 全文预览

MCM64Z916ZP11概述

256K x 36 and 512K x 18 Bit ZBT Fast Static RAM

文档预览

下载PDF文档
MOTOROLA
Freescale Semiconductor, Inc.
SEMICONDUCTOR TECHNICAL DATA
Order this document
by MCM64Z834/D
Product Preview
256K x 36 and 512K x 18 Bit
ZBTr Fast Static RAM
MCM64Z834
MCM64Z916
Freescale Semiconductor, Inc...
The ZBT RAM is an 8M–bit synchronous fast static RAM designed to provide
Zero Bus Turnaround
r
. The ZBT RAM allows 100% use of bus cycles during
back–to–back read/write and write/read cycles. The MCM64Z834 (organized as
256K words by 36 bits) and the MCM64Z916 (organized as 512K words by 18
bits) are fabricated in Motorola’s high performance silicon gate CMOS tech-
nology. This device integrates input registers, an output register, a 2–bit address
counter, and high speed SRAM onto a single monolithic circuit for reduced parts
count in communication applications. Synchronous design allows precise cycle
control with the use of an external positive–edge–triggered clock (CK). CMOS
circuitry reduces the overall power consumption of the integrated functions for
greater reliability.
Addresses (SA), data inputs (DQ), and all control signals except output enable
(G) and linear burst order (LBO) are clock (CK) controlled through positive–
edge–triggered noninverting registers.
Write cycles are internally self–timed and are initiated by the rising edge of the
clock (CK) input. This feature eliminates complex off–chip write pulse generation
and provides increased timing flexibility for incoming signals. Write data is
supplied to the memory one cycle after the write sequence initiation for the flow–
through device, and two cycles after the write sequence initiation for the pipelined
device.
For flow–through read cycles, the SRAM allows output data to simply flow freely from the memory
array. For pipelined read cycles, the SRAM output data is temporarily stored by an edge–triggered
output register and then released to the output buffers at the next rising edge of clock (CK).
The MCM64Z834 and MCM64Z916 operate from a 2.5 V core power supply and all outputs oper-
ate on a 2.5 V power supply. All inputs and outputs are JEDEC Standard JESD8–5 compatible.
2.5 V
±200
mV Core Power Supply, 2.5 V I/O Supply
MCM64Z834 / 916–10 = 10 ns Flow–Through Access / 4 ns Pipelined Access (143 MHz)
MCM64Z834 / 916–11 = 11 ns Flow–Through Access / 4.2 ns Pipelined Access (133 MHz)
MCM64Z834 / 916–15 = 15 ns Flow–Through Access / 5 ns Pipelined Access (100 MHz)
Selectable Read/Write Functionality (Flow–Through/Pipelined)
Selectable Burst Sequencing Order (Linear/Interleaved)
Internally Self–Timed Write Cycle
Two–Cycle Deselect (Pipelined)
Byte Write Control
ADV Controlled Burst
Simplified JTAG
100–Pin TQFP and 119–Bump PBGA Packages
TQ PACKAGE
TQFP
CASE 983A–01
ZP PACKAGE
PBGA
CASE 999–02
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc., and the architecture is supported by
Micron Technology, Inc. and Motorola, Inc.
This document contains information on a new product under development. Motorola reserves the right to change or discontinue this product without notice.
REV 2
9/20/99
©
Motorola, Inc. 1999
MOTOROLA FAST SRAM
For More Information On This Product,
Go to: www.freescale.com
MCM64Z834•MCM64Z916
1
2012 年 MSP430 超低功耗微处理器手册 (Rev. V)
85747...
EEWORLD社区 微控制器 MCU
【imx6ul开发常见问题】内核make menuconfig 如何剪裁,如何添加新设备?
i.MX6UL/i.MX6ULL开发常见问题 基于米尔电子i.MX6UL/i.MX6ULL产品 2.2内核make menuconfig 如何剪裁,如何添加新设备? 答:如下讲如何配置内核及如何添加新设备。 内核的配置有三 ......
blingbling111 ARM技术
Samsung ARM CPU 2442,2443,6410
需要的可以联系我 本帖最后由 liusuper_0 于 2008-12-3 11:18 编辑 ]...
liusuper_0 ARM技术
SA57022-XX 500mA LDO.rar
SA57022-XX 500mA LDo的文章翻译是国外很少见的一个芯片...
rain PCB设计
taskspawn 分配一个任务时,参数中有优先级,堆栈大小,我要怎么来写啊?刚刚搞这个东西。
taskspawn 分配一个任务时,参数中有优先级,堆栈大小,我要怎么来写啊?刚刚搞这个东西。 我看例子中优先级大都是90,我要是创建多个任务时,都写90行吗? 还有堆栈大小我要根据什么来设置啊 ......
tianweiming 嵌入式系统
MSP430F149超声波定时器捕获测量距离
1.程序能进入中断,执行中断的语句,但感觉不能循环, 2.上升沿和下降沿捕获的时间TACCR1可能有问题,但我找不出问题的所在, 3.特别是在捕获存放时间的TACCR1有很大的问题,, 上述问题希望 ......
panyixin TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1583  2784  1836  2607  2179  5  51  59  10  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved