电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MCM63P837ZP200R

产品描述256K x 36 and 512K x 18 Bit Pipelined BurstRAM Synchronous Fast Static RAM
文件大小730KB,共30页
制造商Motorola ( NXP )
官网地址https://www.nxp.com
下载文档 全文预览

MCM63P837ZP200R概述

256K x 36 and 512K x 18 Bit Pipelined BurstRAM Synchronous Fast Static RAM

文档预览

下载PDF文档
MOTOROLA
Freescale Semiconductor, Inc.
SEMICONDUCTOR TECHNICAL DATA
Order this document
by MCM63P837/D
Product Preview
256K x 36 and 512K x 18 Bit
Pipelined BurstRAM
Synchronous Fast Static RAM
The MCM63P837 and MCM63P919 are 8M–bit synchronous fast static RAMs
designed to provide a burstable, high performance, secondary cache for the
PowerPC™ and other high performance microprocessors. The MCM63P837
(organized as 256K words by 36 bits) and the MCM63P919 (organized as 512K
words by 18 bits) are fabricated in Motorola’s high performance silicon gate
CMOS technology. Synchronous design allows precise cycle control with the use
of an external clock (K).
Addresses (SA), data inputs (DQx), and all control signals except output
enable (G), sleep mode (ZZ), and linear burst order (LBO) are clock (K)
controlled through positive–edge–triggered noninverting registers.
Bursts can be initiated with either ADSP or ADSC input pins. Subsequent burst
addresses can be generated internally by the MCM63P837 and MCM63P919
(burst sequence operates in linear or interleaved mode dependent upon the state
of LBO) and controlled by the burst address advance (ADV) input pin.
Write cycles are internally self–timed and are initiated by the rising edge of the
clock (K) input. This feature eliminates complex off–chip write pulse generation
and provides increased timing flexibility for incoming signals.
Synchronous byte write (SBx), synchronous global write (SGW), and synchro-
nous write enable (SW) are provided to allow writes to either individual bytes or
to all bytes. The bytes are designated as “a”, “b”, etc. SBa controls DQa, SBb
controls DQb, etc. Individual bytes are written if the selected byte writes SBx are
asserted with SW. All bytes are written if either SGW is asserted or if all SBx and
SW are asserted.
For read cycles, pipelined SRAMs output data is temporarily stored by an
edge–triggered output register and then released to the output buffers at the next
rising edge of clock (K).
The MCM63P837 and MCM63P919 operate from a 3.3 V core power supply.
All outputs operate on a 2.5 V or 3.3 V power supply. All inputs and outputs are
JEDEC standard JESD8–A and JESD8–5 compatible.
MCM63P837/MCM63P919–225 = 2.6 ns Access/4.4 ns Cycle (225 MHz)
MCM63P837/MCM63P919–200 = 3 ns Access/5 ns Cycle (200 MHz)
MCM63P837/MCM63P919–166 = 3.5 ns Access/6 ns Cycle (166 MHz)
3.3 V
±5%
Core Power Supply, 2.5 V or 3.3 V I/O Supply
ADSP, ADSC, and ADV Burst Control Pins
Selectable Burst Sequencing Order (Linear/Interleaved)
Single–Cycle Deselect Timing
Internally Self–Timed Write Cycle
Byte Write and Global Write Control
Sleep Mode (ZZ)
Simplified JTAG
JEDEC Standard 100–Pin TQFP and 119–Bump PBGA Packages
MCM63P837
MCM63P919
TQ PACKAGE
TQFP
CASE 983A–01
Freescale Semiconductor, Inc...
ZP PACKAGE
PBGA
CASE 999–02
The PowerPC name is a trademark of IBM Corp., used under license therefrom.
This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.
REV 1
8/27/99
©
Motorola, Inc. 1999
MOTOROLA FAST SRAM
For More Information On This Product,
Go to: www.freescale.com
MCM63P837•MCM63P919
1
3500W和6000W高档电源分析
3500W和6000W高档电源分析。。。。 资料中分享的是两天美国军用级别的高档电源,原理分析及PCB拆解,很详细。。。。...
lihuangjie1990 电源技术
关于计数的C表达式怎么理解?
代码如下: Buffer_Counts=Count_A/100; Buffer_Counts=Count_A%100/10; Buffer_Counts=Count_A%10; if(Buffer_Counts==0)//从这起,程序是想表达什么意思?为什么要先赋值0,再弄0x0a.请各位 ......
yanse51 51单片机
听说CORTEX-M3的核,出来V2版本了?NXP现在打广告说这个。
ST接下来是不是也出V2的STM32芯片呢?...
coxfox stm32/stm8
I题-模拟路灯控制系统,用哪个传感器测定点位置
本帖最后由 paulhyde 于 2014-9-15 09:01 编辑 免费下载I题,请大家提点建议给点思路,用哪个传感器测定点位置 ...
jingsai 电子竞赛
大家能聊聊怎样学习u-boot
大家能聊聊怎样学习u-boot,我感觉很困惑...
heningbo Linux开发
威视锐ZYNQ开发板-ZingSK镜像固化与启动
一、 概述 本实例主要介绍ZingSK平台的固化和启动方法。也就是ZYNQ的调试与配置。ZYNQ支持JTAG调试模式和三种镜像启动模式。这三种启动模式分别是QSPI_FLASH、NAND_FLASH和TF卡启动模 ......
zingsoc FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 43  1568  2388  2269  933  29  52  15  2  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved