电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MCM63P819KTQ133

产品描述128K x 36 and 256K x 18 Bit Pipelined BurstRAM Synchronous Fast Static RAM
产品类别存储    存储   
文件大小401KB,共20页
制造商Motorola ( NXP )
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

MCM63P819KTQ133概述

128K x 36 and 256K x 18 Bit Pipelined BurstRAM Synchronous Fast Static RAM

MCM63P819KTQ133规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Motorola ( NXP )
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknow
ECCN代码3A991.B.2.A
最长访问时间4 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度4718592 bi
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
MOTOROLA
Freescale Semiconductor, Inc.
SEMICONDUCTOR TECHNICAL DATA
Order this document
by MCM63P737K/D
Advance Information
128K x 36 and 256K x 18 Bit
Pipelined BurstRAM
Synchronous Fast Static RAM
The MCM63P737K and MCM63P819K are 4M–bit synchronous fast static
RAMs designed to provide a burstable, high performance, secondary cache. The
MCM63P737K (organized as 128K words by 36 bits) and the MCM63P819K
(organized as 256K words by 18 bits) integrate input registers, an output register,
a 2–bit address counter, and high speed SRAM onto a single monolithic circuit
for reduced parts count in cache data RAM applications. Synchronous design
allows precise cycle control with the use of an external clock (K).
Addresses (SA), data inputs (DQx), and all control signals except output
enable (G), sleep mode (ZZ), and linear burst order (LBO) are clock (K)
controlled through positive–edge–triggered noninverting registers.
Bursts can be initiated with either ADSP or ADSC input pins. Subsequent burst
addresses can be generated internally by the MCM63P737K and MCM63P819K
(burst sequence operates in linear or interleaved mode dependent upon the state
of LBO) and controlled by the burst address advance (ADV) input pin.
Write cycles are internally self–timed and are initiated by the rising edge of the
clock (K) input. This feature eliminates complex off–chip write pulse generation
and provides increased timing flexibility for incoming signals.
Synchronous byte write (SBx), synchronous global write (SGW), and synchro-
nous write enable (SW) are provided to allow writes to either individual bytes or
to all bytes. The bytes are designated as “a”, “b”, etc. SBa controls DQa, SBb
controls DQb, etc. Individual bytes are written if the selected byte writes SBx are
asserted with SW. All bytes are written if either SGW is asserted or if all SBx and
SW are asserted.
For read cycles, pipelined SRAMs output data is temporarily stored by an
edge–triggered output register and then released to the output buffers at the next
rising edge of clock (K).
The MCM63P737K and MCM63P819K operate from a 3.3 V core power
supply and all outputs operate on a 2.5 V or 3.3 V power supply. All inputs and
outputs are JEDEC standard JESD8–5 compatible.
MCM63P737K / MCM63P819K–166 = 3.5 ns Access / 6 ns Cycle (166 MHz)
MCM63P737K / MCM63P819K–150 = 3.8 ns Access / 6.7 ns Cycle (150 MHz)
MCM63P737K / MCM63P819K–133 = 4 ns Access / 7.5 ns Cycle (133 MHz)
3.3 V +10%, –5% Core Power Supply, 2.5 V or 3.3 V I/O Supply
ADSP, ADSC, and ADV Burst Control Pins
Selectable Burst Sequencing Order (Linear/Interleaved)
Single–Cycle Deselect Timing
Internally Self–Timed Write Cycle
Byte Write and Global Write Control
Sleep Mode (ZZ)
JEDEC Standard 100–Pin TQFP and 119–Pin PBGA Packages
MCM63P737K
MCM63P819K
TQ PACKAGE
TQFP
CASE 983A–01
Freescale Semiconductor, Inc...
ZP PACKAGE
PBGA
CASE 999–02
This document contains information on a new product. Specifications and information herein are subject to change without notice.
REV 1
1/24/00
©
Motorola, Inc. 2000
MOTOROLA FAST SRAM
For More Information On This Product,
Go to: www.freescale.com
MCM63P737K•MCM63P819K
1
求问各位大佬,电赛中需要画PCB吗?
请问电赛中需要自己画电路板吗?还是用现成的开发板? 需要自己焊接吗? 新人求助!急的要哭了! ...
石榴姐 电子竞赛
请教高手AD8337 -6dB~18dB地增益是如何得到的?
芯片资料上写的是0-24dB,但是我在一篇文章上看到是-6dB~18dB,见下图,搞不懂怎么来的。 http://hi.eeworld.net/attachment/201005/20/4613880_1274319243Jg4m.jpg...
kongxianglong 嵌入式系统
请问使用jmeter工具进行接口压测时,怎么配置参数随机生成(带参数的Get请求)
请问使用jmeter工具进行接口压测时,怎么配置参数随机生成(带参数的Get请求),第一次使用该工具 ,网上也查了很多资料都没看太懂,请大家指教 ...
xxhhzz 测试/测量
两个基于C2000的电机设计资料分享
两个基于C2000的电机设计资料分享...
taburiss001 微控制器 MCU
单端信号怎么转换成差分信号
目前所知,有专门的运放可以实现单端转差分, 不知道,还有没有其他方式呢? ...
flying510 模拟电子
关于WinCE BSP中的DAT文件的疑问
DAT文件用于在WinCE启动的时候,定义文件系统的结构,也就是定义有哪些文件夹,哪些文件在什么位置等。每次冷启动的时候,Filesys模块会根据.dat文件中的内容来创建目录以及目录下的文件。 ......
tyrone3000 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1186  1025  2064  863  712  10  11  8  59  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved