电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS880F36GT-11.5

产品描述Cache SRAM, 256KX36, 11.5ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小311KB,共22页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS880F36GT-11.5概述

Cache SRAM, 256KX36, 11.5ns, CMOS, PQFP100, TQFP-100

GS880F36GT-11.5规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间11.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS880F18/36T-11/11.5/12/14/18
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• Flow Through mode operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock Control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• 100-lead TQFP package
-11
-11.5
-12
-14
-18
Flow
t
KQ
11 ns 11.5 ns 12 ns
14 ns
18 ns
15 ns
15 ns
15 ns
20 ns
Through tCycle 15 ns
2-1-1-1
I
DD
180 mA 180 mA 180 mA 175 mA 165 mA
512K x 18, 256K x 36
8Mb Sync Burst SRAMs
11 ns–18 ns
3.3 V V
DD
3.3 V and 2.5 V I/O
RAMS should be designed with V
SS
connected to the FT pin
location to ensure the broadest access to multiple vendor
sources. Boards designed with FT pin pads tied low may be
stuffed with GSI’s Pipeline/Flow Through-configurable Burst
RAMS or any vendor’s Flow Through or configurable Burst
SRAM. Bumps designed with the FT pin location tied high or
floating must employ a non-configurable Flow Through Burst
RAM, like this RAM, to achieve flow through functionality.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the byte write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(high) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
Functional Description
Applications
The GS880F18/36T is a 9,437,184-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
The GS880F18/36T operates on a 3.3 V power supply, and all
inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuit.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV) and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Designing For Compatibility
The JEDEC Standard for Burst RAMS calls for a FT mode pin
option (pin 14 on TQFP). Board sites for flow through Burst
Rev: 1.06 9/2000
1/22
© 2000, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
DSP tms320vc33定时器定时时间?
EXTCLK接11.0592M晶振 XIN接地 CLKMD0和CLKMD1均接高电平。 Timer0.Period = 0x1d4c0; Timer0.Counter = 0x1d4c0; Timer0.Control = 0x3f2; Timer0多少时间产生了一个中断? Time ......
webzming 嵌入式系统
求助关于低功耗的问题
我现在用msp430f169写程序 功能都齐了 用的是LPM3模式 当我上电进入LPM3模式时,还有130ua的电流,这个电流好像高了 我硬件把按键都断开了,所有没用的IO都设置成了out,且输出低电平( ......
lyylsc 微控制器 MCU
测评周报20221010: Sipeed 高云GW2A FPGA开发板、瑞萨超低功耗MCU RA2L1 来也~
正在申请的活动 1、Sipeed 高云GW2A FPGA开发板(新上线) 被咱坛里工程师测评后点赞的,国产高云FPGA再度来袭,感谢矽速科技的赞助啦~ 核心板基于国产FPGA高云GW2A,丰富内部资源( ......
EEWORLD社区 测评中心专版
2440 读 温度芯片,总是无法触发中断,请教有什么方法呀?
BSP包里通过应用层调用IIC文件夹不能正常工作,只好转入到bootloader层去做温度检测了,可是无论如何也不能触发中断,有经验的请指教,先谢谢了。...
Franz 产业风云
msp430f169 ADC引脚电压
我用的MSP430F169,ADC引脚接地测回的数据也是2000多,测量AD引脚果然有电压,不知道是什么情况,求助啊!!!...
卡军方 微控制器 MCU
手里有个模块wavecom的wismo2c,不能上GPRS,怎么处理下可实现上网
据说要做下软件升级,怎么做啊。请高人指点。 查的资料说这个模块刚上市时不支持GPRS,要支持的话需要软件升级,升级软件到哪里下?...
zhou.63624 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 247  1963  880  910  1488  5  40  18  19  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved