电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A54SX32A-1FBGG144M

产品描述Field Programmable Gate Array, 2880 CLBs, 32000 Gates, 280MHz, CMOS, PBGA144, 1 MM PITCH, PLASTIC, FBGA-144
产品类别可编程逻辑器件    可编程逻辑   
文件大小784KB,共45页
制造商Microsemi
官网地址https://www.microsemi.com
标准
下载文档 详细参数 全文预览

A54SX32A-1FBGG144M概述

Field Programmable Gate Array, 2880 CLBs, 32000 Gates, 280MHz, CMOS, PBGA144, 1 MM PITCH, PLASTIC, FBGA-144

A54SX32A-1FBGG144M规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microsemi
包装说明LBGA,
Reach Compliance Codecompliant
ECCN代码3A001.A.2.C
其他特性ALSO REQUIRES 5V FOR I/O SUPPLY
最大时钟频率280 MHz
CLB-Max的组合延迟1.1 ns
JESD-30 代码S-PBGA-B144
JESD-609代码e1
长度13 mm
湿度敏感等级3
可配置逻辑块数量2880
等效关口数量32000
端子数量144
最高工作温度125 °C
最低工作温度-55 °C
组织2880 CLBS, 32000 GATES
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状SQUARE
封装形式GRID ARRAY, LOW PROFILE
峰值回流温度(摄氏度)260
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.55 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度13 mm

文档预览

下载PDF文档
A d van ced v.1
54SXA Family FPGAs
Specifications
Output Tristate at Powerup
• 100% Resource Utilization with 100% Pin Locking
• 2.5V, 3.3V, and 5.0V Mixed Voltage Operation with
5.0V Input Tolerance
• Very Low Power Consumption
• Deterministic, User-Controllable Timing
• Unique In-System Diagnostic and Debug capability
with Silicon Explorer
• JTAG Boundary Scan Testing in Compliance with
IEEE Standard 1149.1
• Actel Designer Series Design Tools, Supported by
Cadence, Exemplar, IST, Mentor Graphics, Model
Tech, Synopsys, Synplicity, and Viewlogic Design
Entry and Simulation Tools
• Secure Programming Technology Prevents Reverse
Engineering and Design Theft
• 8,000 to 72,000 Available Logic Gates
• Up to 360 User-Programmable I/O Pins
• 4,024 Flip-Flops
• 0.25 Micro CMOS
Features
• I/Os with Live, or “Hot,” Insertion/Removal Capability
• Power Up/Down Friendly (No Sequencing Required
for Supply Voltage)
• 66 MHz PCI
• CPLD and FPGA Integration
• Single Chip Solution
• Configurable I/Os to Support Varity of I/O Standards,
Such as 3.3V PCI, LVTTL, TTL, and 5V PCI.
• Configurable Weak Resistor Pullup or Pulldown for
SX Pr odu ct Prof ile
A54SX08A
Gate Capacity
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum Flip-Flops
User I/Os (Maximum)
Clocks
Quadrant Clocks
JTAG
PCI
Clock-to-Out
Input Set-Up (External)
Speed Grades
Temperature Grades
Packages (by pin count)
PQFP
TQFP
PBGA
8,000
768
512
256
512
130
3
0
Yes
Yes
TBD
TBD
Std, –1, –2, –3
C, I, M
208
100, 144
144
A54SX16A
16,000
1,452
924
528
990
177
3
0
Yes
Yes
TBD
TBD
Std, –1, –2, –3
C, I, M
208
100, 144
144
A54SX32A
32,000
2,880
1,800
1,080
1,980
249
3
0
Yes
Yes
4.5 ns
-1.3 ns
Std, –1, –2, –3
C, I, M
208
144
144, 256, 329
A54SX72A
72,000
6,036
4,024
2,012
4,024
360
3
4
Yes
Yes
4.8 ns
-3.3 ns
Std, –1, –2, –3
C, I, M
208
484
Apr il 1 9 9 9
1
© 1999 Actel Corporation

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 242  123  1191  2587  499  5  3  24  53  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved